电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8324Z18B-166

产品描述2M x 18, 1M x 36, 512K x 72 36Mb Sync NBT SRAMs
产品类别存储    存储   
文件大小794KB,共46页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8324Z18B-166概述

2M x 18, 1M x 36, 512K x 72 36Mb Sync NBT SRAMs

GS8324Z18B-166规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间8.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; IT CAN ALSO OPERATE WITH 3.3V SUPPLY
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度37748736 bi
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.99 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS8324Z18(B/C)/GS8324Z36(B/C)/GS8324Z72(C)
119- and 209-Pin BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• FT pin for user-configurable flow through or pipeline operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 2.5 V or 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119- and 209-bump BGA package
Pipeline
3-1-1-1
3.3 V
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
Curr (x18)
Curr (x36)
Curr (x72)
-250 -225 -200 -166 -150 -133 Unit
2.3 2.5 3.0 3.5 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.6 7.5 ns
365
560
660
360
550
640
6.0
7.0
235
300
350
235
300
340
335
510
600
330
500
590
6.5
7.5
230
300
350
230
300
340
305
460
540
305
460
530
7.5
8.5
210
270
300
210
270
300
265
400
460
260
390
450
8.5
10
200
270
300
200
270
300
245
370
430
240
360
420
10
10
195
270
300
195
270
300
215
330
380
215
330
370
11
15
150
200
220
145
190
220
mA
mA
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
mA
mA
2M x 18, 1M x 36, 512K x 72
36Mb Sync NBT SRAMs
250 MHz–133MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
2.5 V
Flow
Through
2-1-1-1
3.3 V
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High)
of the ZZ signal, or by stopping the clock (CK). Memory data is
retained during Sleep mode.
Core and Interface Voltages
The GS8324Z18/36/72 operates on a 2.5 V or 3.3 V power supply.
All input are 3.3 V and 2.5 V compatible. Separate output power
(V
DDQ
) pins are used to decouple output noise from the internal
circuits and are 3.3 V and 2.5 V compatible.
2.5 V
Functional Description
Applications
The GS8324Z18/36/72 is a 37,748,736-bit high performance 2-die
synchronous SRAM module with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device now
finds application in synchronous SRAM applications, ranging
from DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
Rev: 1.00 10/2001
1/46
© 2001, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
白光LED荧光粉技术三强鼎立
作者:陈登铭 LED照明商用化的快速发展,预计将会加大白光LED荧光粉的市场需求,在各界持续投入荧光粉的研发能量之下,目前已发展出的三大主流白光LED荧光粉,将可望因应不同应用 ,满足对于性 ......
探路者 LED专区
arduino/maple 通用74hc595操作库
修改自arduino 的修正了其中大量错误...
ssawee stm32/stm8
同一个vivado工程不能有多个仿真文件吗?
新建了一个vivado工程文件,开始只有uv_calculation和仿真文件vtf_uv_calculation, 经过仿真看波形都是没有问题的。 后面增加了scaler_3to2和仿真文件vtf_scaler_3to2,并设置为顶层文件 ......
1nnocent FPGA/CPLD
你是我的眼:环境光传感器
本帖最后由 alan000345 于 2019-2-15 11:59 编辑 当夜幕降临,汽车仪表盘上有一双“眼睛”默默地感知周围的光线,从而自动调节背光亮度,以保证用户最佳的驾驶体验且降低功耗。这双神奇的 “ ......
alan000345 TI技术论坛
TI模拟及逻辑产品在平板电脑解决方案中的应用(四)
TI 是逻辑 IC 之源,其中包括开关、转换、I²C、接口、小尺寸逻辑器件、门、反向器、触发器和 FIFO。在平板电脑解决方案中要用到哪些逻辑器件呢?TI工程师为您娓娓道来。本视频来自TI 2011 ......
德州仪器_视频 模拟电子
【MSP430共享】监控市电闯入系统的MSP430F449电路设计
本文详细的从硬件与软件两方面介绍了监控市电闯入系统的设计思路与设计过程。该系统是 以MS P4 3 0 F 4 4 9为核心, 包括附叶式传感器 , 信号处理电路 , 液晶模块以及键盘模快以及报警设施。 ......
鑫海宝贝 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 798  1852  2541  1268  2279  17  38  52  26  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved