电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8330DW36C-250

产品描述Double Late Write SigmaRAM
产品类别存储    存储   
文件大小580KB,共30页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8330DW36C-250概述

Double Late Write SigmaRAM

GS8330DW36C-250规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数209
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间2.1 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B209
长度22 mm
内存密度37748736 bi
内存集成电路类型STANDARD SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量209
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
最大供电电压 (Vsup)1.95 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS8330DW36/72C-250/200
209-Bump BGA
Commercial Temp
Industrial Temp
36Mb
Σ
1x1Dp CMOS I/O
Double Late Write SigmaRAM™
200 MHz–250 MHz
1.8 V V
DD
1.8 V I/O
Features
• Double Late Write mode, Pipelined Read mode
• JEDEC-standard SigmaRAM
pinout and package
• 1.8 V +150/–100 mV core power supply
• 1.8 V CMOS Interface
• ZQ controlled user-selectable output drive strength
• Dual Cycle Deselect
• Burst Read and Write option
• Fully coherent read and write pipelines
• Echo Clock outputs track data output drivers
• Byte write operation (9-bit bytes)
• 2 user-programmable chip enable inputs
• IEEE 1149.1 JTAG-compliant Serial Boundary Scan
• 209-bump, 14 mm x 22 mm, 1 mm bump pitch BGA package
• Pin-compatible with future 72Mb and 144Mb devices
Key Fast Bin Specs
Cycle Time
Access Time
Symbol
tKHKH
tKHQV
-250
4.0 ns
2.1 ns
Bottom View
209-Bump, 14 mm x 22 mm BGA
1 mm Bump Pitch, 11 x 19 Bump Array
Functional Description
Because SigmaRAMs are synchronous devices, address data
inputs and read/write control inputs are captured on the rising
edge of the input clock. Write cycles are internally self-timed
and initiated by the rising edge of the clock input. This feature
eliminates complex off-chip write pulse generation required by
asynchronous SRAMs and simplifies input signal timing.
Σ
RAMs support pipelined reads utilizing a rising-edge-
triggered output register. They also utilize a Dual Cycle
Deselect (DCD) output deselect protocol.
SigmaRAM Family Overview
GS8330DW36/72 SigmaRAMs are built in compliance with
the SigmaRAM pinout standard for synchronous SRAMs.
They are 37,748,736-bit (36Mb) SRAMs. This family of wide,
very low voltage CMOS I/O SRAMs is designed to operate at
the speeds needed to implement economical high performance
networking systems.
Σ
RAMs are offered in a number of configurations including
Late Write, Double Late Write, and Double Data Rate (DDR).
The logical differences between the protocols employed by
these RAMs mainly involve various approaches to write
cueing and data transfer rates. The
ΣRAM
family standard
allows a user to implement the interface protocol best suited to
the task at hand.
Σ
RAMs are implemented with high performance CMOS
technology and are packaged in a 209-bump BGA.
Rev: 1.00 6/2003
1/30
© 2003, GSI Technology, Inc.
Specifications cited are design targets and are subject to change without notice. For latest documentation contact your GSI representative.
电压值跳的问题
422883 我用的压力传感器后面接这个电路,空载时IN1+,IN1-压差是0.1mv. C90两边是57mv~58mV不停的跳。 请问高手,如何让它不跳从而变得稳定呢?谢谢! ...
chenbingjy 模拟电子
常用半导体器件
教学内容啊转载的!!!!...
fighting 模拟电子
求高手预测电子设计试题
本帖最后由 paulhyde 于 2014-9-15 03:48 编辑 链接地址http://zhidao.baidu.com/question/473917729.html?quesup2 2012TI杯山东省大学生电子设计竞赛 基本仪器和主要元器件清 ......
良知璞玉 能源基础设施
【Silicon Labs 开发套件评测】1-主要器件介绍
本帖最后由 dingzy_2002 于 2021-9-10 16:26 编辑 感谢EEWORLD管理员给我这个评测Silicon Labs EFM32PG22开发套件的机会。 其实套件到我手上快一个月了,一直未来得及认真评测; 我 ......
dingzy_2002 Silicon Labs测评专区
fpga2hps_sdram接口问题
大家好! 有人用过fpga2hps_sdram这个接口吗,小弟我在使用的时候发现写可以写进去,但是读不出来,而且读portprotocol 这个寄存器显示为AXI接口,但是我的硬件设置的是avalon接口,不 ......
625346938 FPGA/CPLD
jtag可以识别到pxa270,但axd不能,求助
主芯片:pxa270 刚焊好的板子,使用jtag可以正常的识别到,但是用axd下载eboot.nb0时,出现错误dRDI Servere Error 00602:Can't hlat target and make ir enter DEBUG state. 请问这是什么错 ......
susion 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2365  1652  2893  1252  653  48  34  59  26  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved