电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8330DW72C

产品描述Double Late Write SigmaRAM
文件大小580KB,共30页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 全文预览

GS8330DW72C概述

Double Late Write SigmaRAM

文档预览

下载PDF文档
Preliminary
GS8330DW36/72C-250/200
209-Bump BGA
Commercial Temp
Industrial Temp
36Mb
Σ
1x1Dp CMOS I/O
Double Late Write SigmaRAM™
200 MHz–250 MHz
1.8 V V
DD
1.8 V I/O
Features
• Double Late Write mode, Pipelined Read mode
• JEDEC-standard SigmaRAM
pinout and package
• 1.8 V +150/–100 mV core power supply
• 1.8 V CMOS Interface
• ZQ controlled user-selectable output drive strength
• Dual Cycle Deselect
• Burst Read and Write option
• Fully coherent read and write pipelines
• Echo Clock outputs track data output drivers
• Byte write operation (9-bit bytes)
• 2 user-programmable chip enable inputs
• IEEE 1149.1 JTAG-compliant Serial Boundary Scan
• 209-bump, 14 mm x 22 mm, 1 mm bump pitch BGA package
• Pin-compatible with future 72Mb and 144Mb devices
Key Fast Bin Specs
Cycle Time
Access Time
Symbol
tKHKH
tKHQV
-250
4.0 ns
2.1 ns
Bottom View
209-Bump, 14 mm x 22 mm BGA
1 mm Bump Pitch, 11 x 19 Bump Array
Functional Description
Because SigmaRAMs are synchronous devices, address data
inputs and read/write control inputs are captured on the rising
edge of the input clock. Write cycles are internally self-timed
and initiated by the rising edge of the clock input. This feature
eliminates complex off-chip write pulse generation required by
asynchronous SRAMs and simplifies input signal timing.
Σ
RAMs support pipelined reads utilizing a rising-edge-
triggered output register. They also utilize a Dual Cycle
Deselect (DCD) output deselect protocol.
SigmaRAM Family Overview
GS8330DW36/72 SigmaRAMs are built in compliance with
the SigmaRAM pinout standard for synchronous SRAMs.
They are 37,748,736-bit (36Mb) SRAMs. This family of wide,
very low voltage CMOS I/O SRAMs is designed to operate at
the speeds needed to implement economical high performance
networking systems.
Σ
RAMs are offered in a number of configurations including
Late Write, Double Late Write, and Double Data Rate (DDR).
The logical differences between the protocols employed by
these RAMs mainly involve various approaches to write
cueing and data transfer rates. The
ΣRAM
family standard
allows a user to implement the interface protocol best suited to
the task at hand.
Σ
RAMs are implemented with high performance CMOS
technology and are packaged in a 209-bump BGA.
Rev: 1.00 6/2003
1/30
© 2003, GSI Technology, Inc.
Specifications cited are design targets and are subject to change without notice. For latest documentation contact your GSI representative.
4x4矩阵键盘有错误
#include typedef unsigned char uchar; typedef unsigned int uint; void delay(); void Key_Event(void); /***************全局变量***************/ uchar key_Pressed; //按键是否被 ......
宛然若惜 微控制器 MCU
单片机没法下载
求:ISP下载接口电路...
8444574 嵌入式系统
老司机与你聊手机:手机快充到底好不好
作者:刘洋 近年来,手机快充技术越来越多的被手机厂商们使用和青睐,甚至在魅族之前发布的魅蓝E上面都应用上了mcharge快充技术。 在没有办法解决电池续航问题的时候,为用户提供更快的充电 ......
木犯001号 电源技术
求推荐一款射频功率分配芯片(power spliter)
将天线下来的射频信号等分成多路。射频范围为800M-1GHz之间哪些公司有这样的芯片?市场上又比较容易买到的。...
dsp_comm 无线连接
PADS无故多出元件
191048 不知道为什么就多出一个J6,怎么也找不到,也没有办法删除, 有人遇到过这种情况么 ...
OSerHuang PCB设计
FPGA问题集锦
本帖最后由 paulhyde 于 2014-9-15 09:28 编辑 为学习FPGA的提供帮助 ...
凳子 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2576  374  2734  41  571  52  8  56  1  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved