电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVX373SJX

产品描述Latches Octal Trans Latch
产品类别逻辑    逻辑   
文件大小91KB,共7页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
标准
下载文档 详细参数 全文预览

74LVX373SJX在线购买

供应商 器件名称 价格 最低购买 库存  
74LVX373SJX - - 点击查看 点击购买

74LVX373SJX概述

Latches Octal Trans Latch

74LVX373SJX规格参数

参数名称属性值
是否Rohs认证符合
厂商名称ON Semiconductor(安森美)
包装说明SOP,
Reach Compliance Codecompliant
Factory Lead Time1 week
系列LV/LV-A/LVX/H
JESD-30 代码R-PDSO-G20
长度12.6 mm
逻辑集成电路类型BUS DRIVER
位数8
功能数量1
端口数量2
端子数量20
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)NOT SPECIFIED
传播延迟(tpd)21 ns
座面最大高度2.1 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2 V
标称供电电压 (Vsup)2.7 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度5.3 mm
Base Number Matches1

文档预览

下载PDF文档
74LVX373 Low Voltage Octal Transparent Latch with 3-STATE Outputs
June 1993
Revised April 2005
74LVX373
Low Voltage Octal Transparent Latch with
3-STATE Outputs
General Description
The LVX373 consists of eight latches with 3-STATE outputs
for bus organized system applications. The latches appear
transparent to the data when Latch Enable (LE) is HIGH.
When LE is LOW, the data satisfying the input timing
requirements is latched. Data appears on the bus when the
Output Enable (OE) is LOW. When OE is HIGH, the bus
output is in the high impedance state. The inputs tolerate
up to 7V allowing interface of 5V systems to 3V systems.
Features
s
Input voltage translation from 5V to 3V
s
Ideal for low power/low noise 3.3V applications
s
Guaranteed simultaneous switching noise level and
dynamic threshold performance
Ordering Code:
Order Number
74LVX373M
74LVX373SJ
74LVX373MTC
Package Number
M20B
M20D
MTC20
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Pb-Free package per JEDED J-STD-020B.
Logic Symbols
Pin Descriptions
Pin Names
D
0
–D
7
LE
OE
Data Inputs
Latch Enable Input
Output Enable Input
3-STATE Latch Outputs
Description
IEEE/IEC
O
0
–O
7
Truth Table
Inputs
LE
X
H
OE
H
L
L
L
D
n
X
L
H
X
Outputs
O
n
Z
L
H
O
0
Connection Diagram
H
L
Z
X
O
0
H
L
HIGH Voltage Level
LOW Voltage Level
High Impedance
Immaterial
Previous O
0
before HIGH-to-LOW transition of Latch Enable
© 2005 Fairchild Semiconductor Corporation
DS011613
www.fairchildsemi.com

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 357  630  1125  42  1080  6  30  31  28  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved