电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8342T18E-333

产品描述36Mb SigmaCIO DDR-II Burst of 2 SRAM
产品类别存储    存储   
文件大小826KB,共37页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8342T18E-333概述

36Mb SigmaCIO DDR-II Burst of 2 SRAM

GS8342T18E-333规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度37748736 bi
内存集成电路类型STANDARD SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm

文档预览

下载PDF文档
Preliminary
GS8342T08/09/18/36E-333/300/267*/250/200/167
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• Simultaneous Read and Write SigmaCIO™ Interface
• Common I/O bus
• JEDEC-standard pinout and package
• Double Data Rate interface
• Byte Write (x36 and x18) and Nybble Write (x8) function
• Burst of 2 Read and Write
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation with self-timed Late Write
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
• Pin-compatible with present 9Mb and 18Mb and future 72Mb
and 144Mb devices
36Mb SigmaCIO DDR-II
Burst of 2 SRAM
167 MHz–333 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
Bottom View
165-Bump, 15 mm x 17 mm BGA
1 mm Bump Pitch, 11 x 15 Bump Array
clock inputs, not differential inputs. If the C clocks are tied
high, the K clocks are routed internally to fire the output
registers instead.
Common I/O x36 and x18 SigmaCIO DDR-II B2 RAMs
always transfer data in two packets. When a new address is
loaded, A0 presets an internal 1 bit address counter. The
counter increments by 1 (toggles) for each beat of a burst of
two data transfer.
Common I/O x8 SigmaCIO DDR-II B2 RAMs always transfer
data in two packets. When a new address is loaded, the LSB
is internally set to 0 for the first read or write transfer, and
incremented by 1 for the next transfer. Because the LSB is
tied off internally, the address field of a x8 SigmaCIO DDR-II
B4 RAM is always one address pin less than the advertised
index depth (e.g., the 8M x 8 has a 2M addressable index).
SigmaCIO™ Family Overview
The GS8342T08/09/18/36E are built in compliance with the
SigmaCIO DDR-II SRAM pinout standard for Common I/O
synchronous SRAMs. They are 37,748,736-bit (36Mb)
SRAMs. The GS8342T08/09/18/36E SigmaCIO SRAMs are
just one element in a family of low power, low voltage HSTL
I/O SRAMs designed to operate at the speeds needed to
implement economical high performance networking systems.
Clocking and Addressing Schemes
The GS8342T08/09/18/36E SigmaCIO DDR-II SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer. The device also allows the user to manipulate the
output register clock inputs quasi independently with the C and
C clock inputs. C and C are also independent single-ended
Parameter Synopsis
-333
tKHKH
tKHQV
3.0 ns
0.45 ns
-300
3.3 ns
0.45 ns
-267*
3.75 ns
0.45 ns
-250
4.0 ns
0.45 ns
-200
5.0 ns
0.45 ns
-167
6.0 ns
0.5 ns
* The 267 MHz speed bin is only available on the x18 part.
Rev: 1.02 8/2005
1/37
© 2003, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
大家一起来猜题
本帖最后由 paulhyde 于 2014-9-15 09:24 编辑 2008年“TI杯”湖北省大学生电子设计竞赛基本仪器、主要元器件和TI 公司提供的元器件清单本次电子设计竞赛除实验室常备仪器及元器件之外,还需准 ......
hkcguochan 电子竞赛
今天我我早早的起来啦!!!
早上7点40,我起来了,终于早起了!!!:victory: ...
zhengjiewen 聊聊、笑笑、闹闹
转:工程师猝死3天才被发现 生前一个月加班190小时
http://legal.people.com.cn/n/2014/0416/c42510-24901153.html   小刘的工资条显示,3月他一共加班190小时,其中周一到周五的加班时间为86.5小时,按照150%计算薪酬,周六日的加班时间为1 ......
wangfuchong 聊聊、笑笑、闹闹
倒数第2天!!有奖直播预报名|安森美图像传感器,助力汽车、机器视觉和人工智能领....
安森美(onsemi),作为市场领先的完整智能感知方案供应商,提供完整的感知技术方案,例如图像传感,超声波、毫米波雷达和激光雷达传感器融合。本次会议将在汽车、机器视觉和人工智能三个领域分 ......
EEWORLD社区 传感器
如何打造一流电子商务平台
电子商务因其方便、快捷、低成本的交易方式,得到了迅速普及。大到几百万美金的国际交易,小到几毛钱的买卖,都可以通过电子商务的方式完成,而保证电子商务顺利进行的第一步,则是打造一流的电 ......
gaoshideng 嵌入式系统
嵌入式ARM-LINUX项目学习活动
怎么样学习嵌入式? 嵌入式是一门实践性很强的学科,想学习嵌入式的都看过不少关于ARM 或LINUX方面的书,可是还是觉得自已没有入门,也不知道怎么样动手做一些东西。这些书介绍的都是零零散散的 ......
zhiha258 Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 725  2733  1792  227  706  15  56  37  5  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved