电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS84018AB-100I

产品描述128K X 32 CACHE SRAM, 12 ns, PQFP100
产品类别存储    存储   
文件大小657KB,共31页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS84018AB-100I概述

128K X 32 CACHE SRAM, 12 ns, PQFP100

128K × 32 高速缓存 静态随机存储器, 12 ns, PQFP100

GS84018AB-100I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
Objectid1945687755
零件包装代码BGA
包装说明BGA, BGA119,7X17,50
针数119
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
compound_id6462088
最长访问时间12 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度4718592 bi
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度2.19 mm
最大待机电流0.03 A
最小待机电流3.14 V
最大压摆率0.2 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS84018/32/36AT/B-180/166/150/100
TQFP, BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipelined
operation
• Single Cycle Deselect (SCD) operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC standard 100-lead TQFP or 119-Bump BGA package
–180
5.5 ns
3.0 ns
185 mA
8 ns
9.1 ns
115 mA
–166
6.0 ns
3.5 ns
170 mA
8.5 ns
10 ns
105 mA
–150
6.6 ns
3.8 ns
155 mA
10 ns
12 ns
100 mA
–100
10 ns
4.5 ns
105 mA
12 ns
15 ns
80 mA
256K x 18, 128K x 32, 128K x 36
4Mb Sync Burst SRAMs
180 MHz–100 MHz
3.3 V V
DD
3.3 V and 2.5 V I/O
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin/bump (pin 14 in the TQFP and
bump 5R in the BGA). Holding the FT mode pin/bump low
places the RAM in Flow Through mode, causing output data to
bypass the Data Output Register. Holding FT high places the
RAM in Pipelined mode, activating the rising-edge-triggered
Data Output Register.
SCD Pipelined Reads
The GS84018/32/36A is an SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
tCycle
t
KQ
I
DD
t
KQ
tCycle
I
DD
Byte Write and Global Write
Byte write operation is performed by using byte write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Functional Description
Applications
The GS84018/32/36A is a 4,718,592-bit (4,194,304-bit for
x32 version) high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications ranging from DSP main store
to networking chip set support. The GS84018/32/36A is
available in a JEDEC standard 100-lead TQFP or 119-Bump
BGA package.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS84018/32/36A operates on a 3.3 V power supply and
all inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate
output power (V
DDQ
) pins are used to de-couple output noise
from the internal circuit.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
Rev: 1.12 7/2002
1/31
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
肯求高手进!关于CPLD的逻辑电路的设计
我的问题是这样的,我要用CPLD设计几个逻辑模块,完成这样的功能:主要是来处理两个只有很短时间间隔的脉冲信号,用CPLD来记下这两个信号的时间间隔,并把这个时间t通过USB接口芯片传给上 ......
goodxinna 嵌入式系统
如何用vxworks的bootrom启动Linux
开发板为sbc8260,原来跑的是vxworks,现在想跑Linux,由于没有烧写器,所以想用vxworks的引导程序bootrom来引导Linux,而且我相信应该是可以的。 我理解vxworks的bootrom引导过程:bootrom通 ......
hbbyq111 Linux开发
请教版主,有关仿真器的问题
本人安装了MDK4.1和J-Link仿真器驱动,在设备管理器里也看到了J-Link driver; 下载 (2.61 KB) 2010-8-10 07:44 连接目标板后在工程设置调试器选项里选择Cortex-M ......
glennlau stm32/stm8
CyloneIII AS模式下载成功,但程序不运行,请各路大神帮忙看看
下载完成后,断电,拔掉下载电缆,重上电,程序不运行。另外JTAG模式配置成功,程序运行正常。 测量CONFIG_DONE引脚一直为低电平;nConfig引脚一直为高电平;nStatus引脚信号为周期信号,先是 ......
bianhao FPGA/CPLD
pc和arm的USB通信问题,希望高人指点
我的arm带有wince5.0的系统,通过usb和pc相连,我现在要实现两者的实时通信:在arm和pc上各写个应用程序,双方能实时收发数据。 arm接到pc上后,pc能够检测到, 我写了个vc的应用程序 调用了 ......
ersuo4s ARM技术
关于C语言的一个小问题。
struct S1{ unsigned char a; unsigned short b; unsigned char c; unsigned long d; }; char ar={0xaa,0x01,0x03,0 ......
739669351 编程基础

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2429  1069  2292  1329  400  49  22  47  27  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved