电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS840E18AB-166I

产品描述256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小524KB,共31页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS840E18AB-166I概述

256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs

GS840E18AB-166I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA, BGA119,7X17,50
针数119
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间8.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度4718592 bi
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度2.19 mm
最大待机电流0.03 A
最小待机电流3.14 V
最大压摆率0.32 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS840E18/32/36AT/B-190/180/166/150/1
TQFP, BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipelined
operation
• Dual Cycle Deselect (DCD) operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC standard 100-lead TQFP or 119-Bump BGA package
• Pb-Free 100-lead TQFP package available
256K x 18, 128K x 32, 128K x 36
4Mb Sync Burst SRAMs
190 MHz–100 M
3.3 V V
3.3 V and 2.5 V
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. T
burst function need not be used. New addresses can be load
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled b
the user via the FT mode pin/bump (pin 14 in the TQFP an
bump 5R in the BGA). Holding the FT mode pin/bump low
places the RAM in Flow Through mode, causing output dat
bypass the Data Output Register. Holding FT high places th
RAM in Pipelined mode, activating the rising-edge-triggere
Data Output Register.
Functional Description
Applications
The GS840E18/32/36A is a 4,718,592-bit (4,194,304-bit for
x32 version) high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications ranging from DSP main store
to networking chip set support. The GS84018/32/36A is
available in a JEDEC standard 100-lead TQFP or 119-Bump
BGA package.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
DCD Pipelined Reads
The GS840E18/32/36A is a DCD (Dual Cycle Deselect)
pipelined synchronous SRAM. SCD (Single Cycle Deselec
versions are also available. DCD SRAMs pipeline disable
commands to the same degree as read commands. DCD RA
hold the deselect command for one full cycle and then begi
turning off their outputs just after the second rising edge of
clock.
Byte Write and Global Write
Byte write operation is performed by using byte write enab
(BW) input combined with one or more individual byte wri
signals (Bx). In addition, Global Write (GW) is available fo
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS840E18/32/36A operates on a 3.3 V power supply a
all inputs/outputs are 3.3 V- and 2.5 V-compatible. Separat
output power (V
DDQ
) pins are used to de-couple output noi
from the internal circuit.
Parameter Synopsis
–190
–180
–166
–150
–100
tCycle 5.3 ns 5.5 ns 6.0 ns 6.6 ns
10 ns
Pipeline
t
KQ
3.0 ns 3.0 ns 3.5 ns 3.8 ns 4.5 ns
3-1-1-1
I
DD
370 mA 335 mA 310 mA 280 mA 190 mA
Flow
t
KQ
7.5 ns
8 ns
8.5 ns
10 ns
12 ns
Through tCycle 8.5 ns
9 ns
10 ns
12 ns
15 ns
2-1-1-1
I
DD
245 mA 210 mA 190 mA 165 mA 135 mA
Rev: 1.12 10/2004
1/31
© 1999, GSI Techno
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
AD5755工作时很烫
有没有大佬用过这款芯片,现在电压输出正常,但是发热很严重,芯片烫手。原理图如图...
白の书 ADI 工业技术
下载
论坛真热闹,资料太丰富了,真后悔知道的太晚...
niuxinpei 下载中心专版
威盛电子杭州 招聘手机应用软件+驱动
对以下职位有兴趣者,请投递简历到:yaochen@ruikuchina.com MSN:yaochen21@msn.com 地点杭州,2年7K,3年10K,完全符合条件者年薪可以达到15万 职位名称: 增值应用软件(高级)工程师。 ......
zhxw617 嵌入式系统
编译出错
大家好,今晚重新编译以前编译好的程序时,出现错误。错误代码: Error (293007): Current module quartus_map ended unexpectedly 这个是什么原因造成的的?...
烟波钓徒 FPGA/CPLD
SAMR21板也可以跑circuitpython
最近在看circuitpython,发现以前的SAMR21板也可以跑circuitpython,还可以图形化编程。这几天先多试试,下周给大家分享。 ...
dcexpert MicroPython开源版块
音视频系统设计
做硬件系统设计有近十年了,有没有朋友需要做音视频类需要帮忙的,从原理图设计到PCB设计,调试生产,一般功能改动不大的话,第二板就可以小批量生产,做过视频类(TV、各种格式信号转换,HDMI ......
baihua2010 工作这点儿事

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2676  1410  269  2222  2827  57  22  9  16  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved