电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P600L-FGG484

产品描述FPGA - Field Programmable Gate Array ProASIC3
产品类别可编程逻辑器件    可编程逻辑   
文件大小10MB,共210页
制造商Microsemi
官网地址https://www.microsemi.com
标准
下载文档 详细参数 全文预览

A3P600L-FGG484在线购买

供应商 器件名称 价格 最低购买 库存  
A3P600L-FGG484 - - 点击查看 点击购买

A3P600L-FGG484概述

FPGA - Field Programmable Gate Array ProASIC3

A3P600L-FGG484规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Microsemi
包装说明BGA, BGA484,22X22,40
Reach Compliance Codecompliant
最大时钟频率350 MHz
JESD-30 代码S-PBGA-B484
JESD-609代码e1
长度23 mm
湿度敏感等级3
可配置逻辑块数量13824
等效关口数量600000
输入次数235
逻辑单元数量13824
输出次数235
端子数量484
最高工作温度70 °C
最低工作温度
组织13824 CLBS, 600000 GATES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA484,22X22,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)250
电源1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度2.44 mm
最大供电电压1.575 V
最小供电电压1.14 V
标称供电电压1.2 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度23 mm
Base Number Matches1

文档预览

下载PDF文档
Revision 3
Military ProASIC3/EL Low Power Flash FPGAs
with Flash*Freeze Technology
Features and Benefits
Military Temperature Tested and Qualified
• Each Device Tested from –55°C to 125°C
• Architecture Supports Ultra-High Utilization
Advanced and Pro (Professional) I/Os
††
700 Mbps DDR, LVDS-Capable I/Os
1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Bank-Selectable I/O Voltages—up to 8 Banks per Chip
Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V / 1.2 V, 3.3 V PCI / 3.3 V PCI-X, and
LVCMOS 2.5 V / 5.0 V Input
Differential I/O Standards: LVPECL, LVDS, BLVDS, and M-LVDS
Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II (A3PE3000L only)
I/O Registers on Input, Output, and Enable Paths
Hot-Swappable and Cold-Sparing I/Os
Programmable Output Slew Rate and Drive Strength
Programmable Input Delay (A3PE3000L only)
Schmitt Trigger Option on Single-Ended Inputs (A3PE3000L)
Weak Pull-Up/-Down
IEEE 1149.1 (JTAG) Boundary Scan Test
Pin-Compatible Packages across the Military ProASIC
®
3EL Family
Firm-Error Immune
• Not Susceptible to Neutron-Induced Configuration Loss
Low Power
• Dramatic Reduction in Dynamic and Static Power
• 1.2 V to 1.5 V Core and I/O Voltage Support for Low Power
• Low Power Consumption in Flash*Freeze Mode Allows for
Instantaneous Entry To / Exit From Low-Power Flash*Freeze
Mode
ƒ
• Supports Single-Voltage System Operation
• Low-Impedance Switches
High Capacity
• 250K to 3M System Gates
• Up to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live-at-Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks—One Block with Integrated PLL in ProASIC3
and All Blocks with Integrated PLL in ProASIC3EL
• Configurable Phase Shift, Multiply/Divide, Delay Capabilities,
and External Feedback
• Wide Input Frequency Range 1.5 MHz to 250 MHz (1.2 V
systems) and 350 MHz (1.5 V systems)
High Performance
• 350 MHz (1.5 V systems) and 250 MHz (1.2 V systems) System
Performance
• 3.3 V, 66 MHz, 64-Bit PCI (1.5 V systems) and 66 MHz, 32-Bit
PCI (1.2 V systems)
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous
Operation:
– 250 MHz: For 1.2 V Systems
– 350 MHz: For 1.5 V Systems
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
• High-Performance, Low-Skew Global Network
Table 1 •
Military ProASIC3/EL Low-Power Devices
A3P250
ARM
®
Processor Support in ProASIC3/EL FPGAs
• ARM Cortex™-M1 Soft Processor Available with or without
Debug
A3PE600L
A3P1000
M1A3P1000
1M
24,576
144
32
1
Yes
1
18
4
154
A3PE3000L
M1A3PE3000L
3M
75,264
504
112
1
Yes
6
18
8
620
ProASIC3/EL Devices
Devices
1
ARM Cortex-M1
System Gates
250,000
600,000
VersaTiles (D-flip-flops)
6,144
13,824
RAM kbits (1,024 bits)
36
108
4,608-Bit Blocks
8
24
FlashROM Kbits
1
1
2
Secure (AES) ISP
Yes
Yes
Integrated PLL in CCCs
1
6
VersaNet Globals
18
18
I/O Banks
4
8
Maximum User I/Os
68
270
Package Pins
VQFP
VQ100
PQFP
FBGA
FG484
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. AES is not available for ARM-enabled ProASIC3/EL devices.
† A3P250 and A3P1000 support only 1.5 V core operation.
ƒ Flash*Freeze technology is not available for A3P250 or A3P1000.
††Pro I/Os are not available on A3P250 or A3P1000.
September 2012
© 2011 Microsemi Corporation
PQ208
FG144, FG484
FG484, FG896
I
噢噢,开发板团购活动开始了!
嘿嘿。快来加入吧,大家要啥板子我去联系。量够了价格会降下来的。...
gooogleman 单片机
FPGA 以太网 数据传输
现在又一个小项目通过FPGA采集数据,数据处理后,通过以太网传输给服务器。我负责以太网数据传输的部分,因为速率要求不是很高,8.96Mbits/s。不知道用什么来设计比较合理。因为直接用FPGA的三 ......
luooove FPGA/CPLD
STM32入门+[ST 主题月]
STM32入门资料,分为初级,中级和高级,供大家参考 ...
wujianwei3980 stm32/stm8
allegro板层颜色配置
刚换了新公司,要求用allegro,之前一直用的ad,发现allegro半层颜色实在难以区分,加上对软件还不太熟悉,搞得很焦虑,不知道有没有大佬把allegro的颜色配置改成和ad一样的,求分享一下。 ...
Kkk- PCB设计
求LWIP的UDP广播例程
目前只找到大神发的UDP例程:https://bbs.eeworld.com.cn/thread-478165-1-1.html 需要改成回复广播的,不知道怎么改 一点思路没有,求例程,求指路 ...
lidonglei1 stm32/stm8
IAR FOR ARM STM32F103VB
芯片:stm32f103vb 开发工具:IAR FOR ARM 5.20 打开一个工程出现如下问题: The project file 'GPIO.EWP' is in an old format。Would you like to convert it for use with this version?(T ......
sye1066 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1445  251  1331  2325  773  10  40  33  2  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved