电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS840F36AGT-12I

产品描述256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小409KB,共21页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS840F36AGT-12I概述

256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs

GS840F36AGT-12I规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP, QFP100,.63X.87
针数100
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间12 ns
其他特性FLOW-THROUGH ARCHITECTURE
最大时钟频率 (fCLK)66 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度4718592 bi
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.03 A
最小待机电流3.14 V
最大压摆率0.145 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS840F18/32/36AT-7.5/8/8.5/10
TQFP
Commercial Temp
Industrial Temp
Features
• Flow Through mode operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock Control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC standard 100-lead TQFP
• Pb-Free 100-lead TQFP package available
256K x 18, 128K x 32, 128K x 36
4Mb Sync Burst SRAMs
7.5 ns – 12
3.3 V V
3.3 V and 2.5 V I
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. T
Burst function need not be used. New addresses can be load
on every cycle with no degradation of chip performance.
Functional Description
Applications
The GS840F18/32/36A is a 4,718,592-bit (4,194,304-bit for
x32 version) high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support. The
GS840F18/32/36A is available in a JEDEC standard 100-lead
TQFP package.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV) and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Designing For Compatibility
The JEDEC Standard for Burst RAMS calls for a FT mode
option (pin 14 on TQFP). Board sites for Flow Through Bu
RAMS should be designed with V
SS
connected to the FT p
location to ensure the broadest access to multiple vendor
sources. Boards designed with FT pin pads tied low may be
stuffed with GSI’s Pipeline/Flow Through-configurable Bu
RAMS or any vendor’s Flow Through or configurable Burs
SRAM. Bumps designed with the FT pin location tied high
floating must employ a non-configurable Flow Through Bu
RAM, like this RAM, to achieve flow through functionality
Byte Write and Global Write
Byte write operation is performed by using Byte Write ena
(BW) input combined with one or more individual byte wri
signals (Bx). In addition, Global Write (GW) is available fo
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(high) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS840F18/32/36A operates on a 3.3 V power supply a
all inputs/outputs are 3.3 V- and 2.5 V-compatible. Separat
output power (V
DDQ
) pins are used to decouple output nois
from the internal circuit.
Parameter Synopsis
–7.5
-8
-8.5
-10
-12
Flow
t
KQ
7.5 ns
8 ns
8.5 ns
10 ns
12 ns
Through tCycle 8.5 ns
9 ns
10 ns
12 ns
15 ns
2-1-1-1
I
DD
245 mA 210 mA 190 mA 165 mA 135 mA
Rev: 1.09 10/2004
1/21
© 1999, GSI Techno
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Transistor Level Modeling for Analog,RF IC Design
《Transistor Level Modeling for Analog,RF IC Design》Wladyslaw Grabinski,Bart Nauwelaers,Dominique Schreurs著(2006).pdf 一本建模的书。 Book: Transistor Level Modeling For Ana ......
banana 无线连接
WinCE6.0修改IP地址
如题,请高手指教。分不多了,请不要吝啬您的智慧。...
奋青 嵌入式系统
求教cmos反向器
cmos反向器上管如果是pmos那么由于体二极管的原因的话,nmos的D不会一直有一个vdd减二极管压降的电压么?那输入为1的时候n管开那上下不就短路了么?...
Furystyle 模拟电子
PCB设计与布线技巧专辑
415665 本文收集了一些不错的PCB设计与布线技巧。内容包含EDA软件使用,PCB设计规则、注意事项,精品案例,元件库等。 ADI 高速、混合、微弱信号布线指南 Allegro SPB 16-3速成教材 ......
sigma 电子竞赛
EEWORLD大学堂----电子电路基础知识讲座 3.2.1NPN型三极管与恒流源放电电路
电子电路基础知识讲座 3.2.1NPN型三极管与恒流源放电电路:https://training.eeworld.com.cn/course/3830...
phantom7 电源技术
三星1602VFD显示器、凌阳开发板、LED数码管、坏钳表
现在无法上传图片,只好贴出淘宝链接,以下物品价格均不包含运费,有意即可在淘宝上拍下后通知我改价钱。 1、三星1602VFD显示器,型号是16T202DA1,大小与普通1602液晶差不多,指令也兼容, ......
柳叶舟 淘e淘

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 501  1176  1530  2724  1832  11  24  31  55  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved