电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ispLSI 5384VE-125LB272I

产品描述CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD
产品类别半导体    可编程逻辑器件   
文件大小235KB,共23页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 详细参数 选型对比 全文预览

ispLSI 5384VE-125LB272I概述

CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD

ispLSI 5384VE-125LB272I规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Lattice(莱迪斯)
产品种类
Product Category
CPLD - Complex Programmable Logic Devices
RoHSN
产品
Product
ispLSI 5384VE
Number of Macrocells384
Number of Logic Array Blocks - LABs12
Maximum Operating Frequency125 MHz
Propagation Delay - Max6 ns
Number of I/Os44 I/O
工作电源电压
Operating Supply Voltage
3.3 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 105 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
BGA-272
系列
Packaging
Tray
高度
Height
1.6 mm
长度
Length
27 mm
Memory TypeEEPROM
宽度
Width
27 mm
Number of Gates18000
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
40
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V
单位重量
Unit Weight
0.110817 oz

文档预览

下载PDF文档
ispLSI 5384VE
®
In-System Programmable
3.3V SuperWIDE™ High Density PLD
Features
• Second Generation SuperWIDE HIGH DENSITY
IN-SYSTEM PROGRAMMABLE LOGIC DEVICE
— 3.3V Power Supply
— User Selectable 3.3V/2.5V I/O
— 18000 PLD Gates / 384 Macrocells
— Up to 192 I/O Pins
— 384 Registers
— High-Speed Global Interconnect
— SuperWIDE Generic Logic Block (32 Macrocells) for
Optimum Performance
— SuperWIDE Input Gating (68 Inputs) for Fast
Counters, State Machines, Address Decoders, etc.
— PCB Efficient Ball Grid Array (BGA) Package Options
— Interfaces with Standard 5V TTL Devices
• HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 165 MHz Maximum Operating Frequency
t
pd
= 6.0 ns Propagation Delay
— TTL/3.3V/2.5V Compatible Input Thresholds and
Output Levels
— Electrically Erasable and Reprogrammable
— Non-Volatile
— Programmable Speed/Power Logic Path Optimization
• IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-to-
Market, and Improved Product Quality
— Reprogram Soldered Devices for Faster Debugging
• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE AND
3.3V IN-SYSTEM PROGRAMMABLE
• ARCHITECTURE FEATURES
— Enhanced Pin-Locking Architecture with Single-
Level Global Routing Pool and SuperWIDE GLBs
— Wrap Around Product Term Sharing Array Supports
up to 35 Product Terms Per Macrocell
— Macrocells Support Concurrent Combinatorial and
Registered Functions
— Macrocell Registers Feature Multiple Control
Options Including Set, Reset and Clock Enable
— Four Dedicated Clock Input Pins Plus Macrocell
Product Term Clocks
— Programmable I/O Supports Programmable Bus
Hold, Pull-up, Open Drain and Slew Rate Options
— Four Global Product Term Output Enables, Two
Global OE Pins and One Product Term OE per
Macrocell
Functional Block Diagram
Input Bus
Generic
Logic Block
Input Bus
Generic
Logic Block
Input Bus
Generic
Logic Block
Boundary
Scan
Interface
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Global Routing Pool
(GRP)
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Generic
Logic Block
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Input Bus
ispLSI 5000VE Description
The ispLSI 5000VE Family of In-System Programmable
High Density Logic Devices is based on Generic Logic
Blocks (GLBs) of 32 registered macrocells and a single
Global Routing Pool (GRP) structure interconnecting the
GLBs.
Outputs from the GLBs drive the Global Routing Pool
(GRP) between the GLBs. Switching resources are pro-
vided to allow signals in the Global Routing Pool to drive
any or all the GLBs in the device. This mechanism allows
fast, efficient connections across the entire device.
Each GLB contains 32 macrocells and a fully populated,
programmable AND-array with 160 logic product terms
and three extra control product terms. The GLB has 68
inputs from the Global Routing Pool which are available
in both true and complement form for every product term.
The 160 product terms are grouped in 32 sets of five and
sent into a Product Term Sharing Array (PTSA) which
allows sharing up to a maximum of 35 product terms for
a single function. Alternatively, the PTSA can be by-
passed for functions of five product terms or less. The
three extra product terms are used for shared controls:
reset, clock, clock enable and output enable.
Copyright © 2002 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
January 2002
5384ve_05
1

ispLSI 5384VE-125LB272I相似产品对比

ispLSI 5384VE-125LB272I ispLSI-5384VE-125LF256I ispLSI 5384VE-165LB272 ispLSI 5384VE-80LB272I ispLSI 5384VE-165LF256 ispLSI 5384VE-80LF256I
描述 CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value
制造商
Manufacturer
Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯)
产品种类
Product Category
CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices
RoHS N N N N N N
产品
Product
ispLSI 5384VE ispLSI 5384VE ispLSI 5384VE ispLSI 5384VE ispLSI 5384VE ispLSI 5384VE
Number of Macrocells 384 384 384 384 384 384
Number of Logic Array Blocks - LABs 12 12 12 12 12 12
Maximum Operating Frequency 125 MHz 125 MHz 165 MHz 80 MHz 165 MHz 80 MHz
Propagation Delay - Max 6 ns 6 ns 6 ns 6 ns 6 ns 6 ns
Number of I/Os 44 I/O 44 I/O 44 I/O 44 I/O 44 I/O 44 I/O
工作电源电压
Operating Supply Voltage
3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
最小工作温度
Minimum Operating Temperature
- 40 C - 40 C 0 C - 40 C 0 C - 40 C
最大工作温度
Maximum Operating Temperature
+ 105 C + 105 C + 70 C + 105 C + 70 C + 105 C
安装风格
Mounting Style
SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
BGA-272 BGA-272 FPBGA-256-44 BGA-388 BGA-272 PQFP-208
系列
Packaging
Tray Tray Tray Tray Tray Tray
高度
Height
1.6 mm 1.2 mm 1.6 mm 1.6 mm 1.2 mm 1.2 mm
长度
Length
27 mm 17 mm 27 mm 27 mm 17 mm 17 mm
Memory Type EEPROM EEPROM EEPROM EEPROM EEPROM EEPROM
宽度
Width
27 mm 17 mm 27 mm 27 mm 17 mm 17 mm
Number of Gates 18000 18000 18000 18000 18000 18000
Moisture Sensitive Yes Yes Yes Yes Yes Yes
工厂包装数量
Factory Pack Quantity
40 90 40 40 90 90
电源电压-最大
Supply Voltage - Max
3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
电源电压-最小
Supply Voltage - Min
3 V 3 V 3 V 3 V 3 V 3 V
单位重量
Unit Weight
0.110817 oz 0.110817 oz - 0.000086 oz 0.110817 oz -
请教stm32f103zet6ADC3与fsmc的问题。
请问103zet6 在fsmc_niord——nios16等五个用于cf卡的信号线不用时,adc3的in4——in8五个通道能用吗?(此时fsmc时钟打开)非常感谢!...
shanjian13 stm32/stm8
FPGA无损定点化
前些天做了大疆的笔试题,有一个问题是 对12.918做无损定点化,最小位宽是多少? 在网上看了别人的解答,但是感觉都不太对,比如下面这种。 以12位,能表示的最小精度为 1/(2^12), ......
CoffeeOrTea FPGA/CPLD
华清远见的学员请进~~~
各位有去过华清远见培训过的吗?我说的那个就业班,怎么样啊?给点意见可以吗? 有人了解尚观吗?那怎么样啊?我想去培训,因为嵌入式要是自学可能会走好多弯路,忽忽~~~...
wm109947 嵌入式系统
2007年全国大学生电子设计竞赛题目 D程控滤波器
本帖最后由 paulhyde 于 2014-9-15 09:19 编辑 哪位能帮忙分析一下如题所示的题目啊 我是初次参加电子设计大赛 谢谢啊 ...
jogoskooo 电子竞赛
有关34063升压电路的关断问题
有关34063升压电路的关断问题 ,一款LCD产品的背光部分需要使用34063来驱动,5V输入,升压到26V左右,电路图如图1所示。 图1 34063本身不提供关断功能,没有相关的管脚,但是一款LCD背 ......
qwqwqw2088 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2620  172  1071  2749  689  40  14  48  19  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved