电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS840FH32AGT-8

产品描述256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小408KB,共21页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS840FH32AGT-8概述

256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs

GS840FH32AGT-8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP, QFP100,.63X.87
针数100
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间8 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)110 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度4194304 bi
内存集成电路类型CACHE SRAM
内存宽度32
湿度敏感等级3
功能数量1
端子数量100
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX32
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.02 A
最小待机电流3.14 V
最大压摆率0.21 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS840FH18/32/36AT-8/8.5/10
TQFP
Commercial Temp
Industrial Temp
Features
• Flow Through mode operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock Control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP
• Pb-Free 100-lead TQFP package available
256K x 18, 128K x 32, 128K x 36
4Mb Sync Burst SRAMs
8 ns–12
3.3 V V
3.3 V and 2.5 V I
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. T
burst function need not be used. New addresses can be load
on every cycle with no degradation of chip performance.
Functional Description
Applications
The GS840FH18/32/36A is a 4,718,592-bit (4,194,304-bit for
x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications ranging from DSP main store
to networking chip set support. The GS840FH18/32/36A is
available in a JEDEC-standard 100-lead TQFP package.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
Designing For Compatibility
The JEDEC standard for Burst RAMs calls for a FT mode
option (Pin 14 on TQFP). Board sites for flow through Bur
RAMs should be designed with V
SS
connected to the FT pi
location to ensure the broadest access to multiple vendor
sources. Boards designed with FT pin pads tied low may be
stuffed with GSI’s pipeline/flow through-configurable Burs
RAMs or any vendor’s flow through or configurable Burst
SRAM. Bumps designed with the FT pin location tied high
floating must employ a non-configurable flow through Bur
RAM, (e.g., GS840FH18/32/36A), to achieve flow through
functionality.
Byte Write and Global Write
Byte write operation is performed by using Byte Write ena
(BW) input combined with one or more individual byte wri
signals (Bx). In addition, Global Write (GW) is available fo
writing all bytes at one time, regardless of the byte write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS840FH18/32/36A operates on a 3.3 V power supply
and all inputs/outputs are 3.3 V- and 2.5 V-compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuit.
Parameter Synopsis
-8
-8.5
-10
-12
Flow
t
KQ
8 ns
8.5 ns
10 ns
12 ns
Through tCycle 9 ns
10 ns
12 ns
15 ns
2-1-1-1
I
DD
210 mA 190 mA 165 mA 135 mA
Rev: 1.07 10/2004
1/21
© 1999, GSI Techno
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
PFC资料打包
50179...
czf0408 电源技术
定时器问题
前些天写了一个定时器程序 控制led灯间隔一秒亮灭 但是很不正常 当我用手摸着单片机的时候感觉闪烁还正常点 拿开手就不正常了 求指点。。。。。。。。 #include void main(void) ......
刘安126 微控制器 MCU
只为好电路!论坛开设新版块【电路观察室】
:victory:可能已经有网友发现了。我们论坛的【电路观察室】板块在上周五开版上线了! 这个板块是由我们的网友@maychang老师和@PowerAnts 蚂蚁大侠提议的,感谢两位的建议! 板块建立的初衷和 ......
okhxyyo 电路观察室
凤姐、兽一兽、王然三个80后女孩的不同人生
凤姐——罗玉凤,重庆綦江赶水镇人,出生于1985年8月9日,身高146cm,长相普通,大专学历,重庆教育学院汉语言文学专业,在上海家乐福超市做收银员,月收入千余元。 兽一兽——翟一凌,山东济 ......
albbydd 聊聊、笑笑、闹闹
PWM和模拟比较器在汽车ECU中有哪些应用
我想请教一下,很多汽车芯片有很多路PWM和ACMP模拟比较器,这两个模块在产品中具体有哪些应用,不要说他可以产生不同占空比的方波之类的,我是说在产品中的应用,比如专为电机高计的6路 PWM可以 ......
cdzhuyb 汽车电子
如何理解阻抗匹配
阻抗匹配是指信号源或者传输线跟负载之间的一种合适的搭配方式。阻抗匹配分为低频和高频两种情况讨论。 我们先从直流电压源驱动一个负载入手。由于实际的电压源,总是有内阻的(请参看输出阻抗 ......
灞波儿奔 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 361  759  2571  2682  1934  8  16  52  54  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved