电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS840H32AGT-100I

产品描述256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小515KB,共30页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS840H32AGT-100I概述

256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs

GS840H32AGT-100I规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP, QFP100,.63X.87
针数100
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
Factory Lead Time8 weeks
最长访问时间12 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度4194304 bi
内存集成电路类型CACHE SRAM
内存宽度32
湿度敏感等级3
功能数量1
端子数量100
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX32
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.03 A
最小待机电流3.14 V
最大压摆率0.2 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS840H18/32/36AT/B-180/166/150/1
TQFP, BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipelined
operation
• Single Cycle Deselect (SCD) operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC standard 100-lead TQFP or 119-Bump BGA package
• Pb-Free 100-lead TQFP package available
256K x 18, 128K x 32, 128K x 36
4Mb Sync Burst SRAMs
180 MHz–100 M
3.3 V V
3.3 V and 2.5 V I
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. T
burst function need not be used. New addresses can be load
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled b
the user via the FT mode pin/bump (pin 14 in the TQFP an
bump 5R in the BGA). Holding the FT mode pin/bump low
places the RAM in Flow Through mode, causing output dat
bypass the Data Output Register. Holding FT high places th
RAM in Pipelined mode, activating the rising-edge-triggere
Data Output Register.
Functional Description
Applications
The GS840H18/32/36A is a 4,718,592-bit (4,194,304-bit for
x32 version) high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications ranging from DSP main store
to networking chip set support. The GS840H18/32/36A is
available in a JEDEC standard 100-lead TQFP or 119-Bump
BGA package.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
SCD Pipelined Reads
The GS840H18/32/36A is an SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAM
begin turning off their outputs immediately after the desele
command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using byte write enab
(BW) input combined with one or more individual byte wri
signals (Bx). In addition, Global Write (GW) is available fo
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS840H18/32/36A operates on a 3.3 V power supply a
all inputs/outputs are 3.3 V- and 2.5 V-compatible. Separat
output power (V
DDQ
) pins are used to de-couple output noi
from the internal circuit.
Parameter Synopsis
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
tCycle
t
KQ
I
DD
t
KQ
tCycle
I
DD
–180
5.5 ns
3.0 ns
335 mA
8 ns
9 ns
210 mA
–166
6.0 ns
3.5 ns
310 mA
8.5 ns
10 ns
190 mA
–150
6.6 ns
3.8 ns
280 mA
10 ns
12 ns
165 mA
–100
10 ns
4.5 ns
190 mA
12 ns
15 ns
135 mA
Rev: 1.11 10/2004
1/30
© 1999, GSI Techno
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
关于openpilot的问题7
各位高手,小弟正在分析openpilot源代码。请教各位高手,“uint16_t boot_count = PIOS_IAP_ReadBootCount();”这条语句是什么意思?谢谢!...
wangxd5429 综合技术交流
3D电视2年内爆发式普及 等离子或超越液晶
本帖最后由 jameswangsynnex 于 2015-3-3 20:00 编辑 3D电视正在呈爆发式增长。有机构预计,今年国内3D电视的零售量将达到2.92万台,2011年会达到192.68万台,2012年将高达475.99万台。随着3D ......
探路者 消费电子
嵌入式ARM Linux kernel启动过程之浅尝辄止分析start_kernel函数
了解了kernel启动以前的汇编之后我们来看看正式的c语言启动代码,也就是我们的start_kernel函数了。start_kernel相当大,里面每一个调用到的函数都足够我们伤脑筋了,这里只是浅尝辄止的描述一 ......
jingcheng Linux开发
C++ Qt设计模式第2版(中/英文版)+源码
《C++ Qt设计模式(第2版)》是美国萨福克大学已使用十余年的经典教程,利用跨平台开源软件开发框架Qt阐释了C++和设计模式中的主要思想。全书共分四个部分:第一部分介绍C++、UML、Qt、模型-视图 ......
arui1999 下载中心专版
光敏电阻与TLC459
199331 这是智能窗户控制系统的部分电路,光敏电阻的输出为什么接REF-呢,不是应该和MQ2一样接AIN进行AD转换吗?这样接那他是那他是怎样进行AD转换的呢 ...
hu柏拉图的永恒 51单片机
请问GPRS如何在拨号上网的同时发送AT命令
请问大侠们,如何在GPRS拨号上网的同时发送AT命令来查询GPRS信号强度。 模块是siemens mc 55 原理: MC55支持multiplexer,所以一个串口可以被虚拟成三个串口。请问如何使用,就可以在GP ......
dzp2240 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 831  871  165  1711  1419  17  18  4  35  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved