电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS840H36AGT-100

产品描述256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小515KB,共30页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS840H36AGT-100概述

256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs

GS840H36AGT-100规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP, QFP100,.63X.87
针数100
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
Factory Lead Time8 weeks
最长访问时间12 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度4718592 bi
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.02 A
最小待机电流3.14 V
最大压摆率0.19 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS840H18/32/36AT/B-180/166/150/1
TQFP, BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipelined
operation
• Single Cycle Deselect (SCD) operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC standard 100-lead TQFP or 119-Bump BGA package
• Pb-Free 100-lead TQFP package available
256K x 18, 128K x 32, 128K x 36
4Mb Sync Burst SRAMs
180 MHz–100 M
3.3 V V
3.3 V and 2.5 V I
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. T
burst function need not be used. New addresses can be load
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled b
the user via the FT mode pin/bump (pin 14 in the TQFP an
bump 5R in the BGA). Holding the FT mode pin/bump low
places the RAM in Flow Through mode, causing output dat
bypass the Data Output Register. Holding FT high places th
RAM in Pipelined mode, activating the rising-edge-triggere
Data Output Register.
Functional Description
Applications
The GS840H18/32/36A is a 4,718,592-bit (4,194,304-bit for
x32 version) high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications ranging from DSP main store
to networking chip set support. The GS840H18/32/36A is
available in a JEDEC standard 100-lead TQFP or 119-Bump
BGA package.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
SCD Pipelined Reads
The GS840H18/32/36A is an SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAM
begin turning off their outputs immediately after the desele
command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using byte write enab
(BW) input combined with one or more individual byte wri
signals (Bx). In addition, Global Write (GW) is available fo
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS840H18/32/36A operates on a 3.3 V power supply a
all inputs/outputs are 3.3 V- and 2.5 V-compatible. Separat
output power (V
DDQ
) pins are used to de-couple output noi
from the internal circuit.
Parameter Synopsis
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
tCycle
t
KQ
I
DD
t
KQ
tCycle
I
DD
–180
5.5 ns
3.0 ns
335 mA
8 ns
9 ns
210 mA
–166
6.0 ns
3.5 ns
310 mA
8.5 ns
10 ns
190 mA
–150
6.6 ns
3.8 ns
280 mA
10 ns
12 ns
165 mA
–100
10 ns
4.5 ns
190 mA
12 ns
15 ns
135 mA
Rev: 1.11 10/2004
1/30
© 1999, GSI Techno
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
用FPGA技术实现模拟雷达信号
前言 FPGA(现场可编程门阵列)是由掩膜可编程门阵列和PLD(可编程逻辑器件)演变而来的,并将二者的特性结合在一起,使FPGA既有掩膜可编程门阵列的高逻辑密度和通用性,又有PLD的可编程特性。 ......
程序天使 FPGA/CPLD
关于射频卡的操作
最近想看看关于射频卡部分,我有个读卡器,可是目前还是不太清楚对卡内存储区的数据操作,能读卡的ID号!大家 可以讲一下具体的操作过程 吗,有相关的资料也可以!比如读mifare的操作! 本帖 ......
daicheng 无线连接
TMS320之C5000系列选型指南
TMS320C5000™ 平台提供了业界功耗最低的广泛 16 位 DSP 产品系列,性能高达 300MHz (600 MIP)。这些产品针对强大且经济高效的嵌入式信号处理解决方案进行了优化,其中包括音频、语音、通 ......
Aguilera DSP 与 ARM 处理器
能用电阻、电容等来模拟电池的充放电吗?
想用电阻、电容等来模拟充电电池、比如锂电池,不知道应该如何模拟,电阻串电容、还是电阻并电容,容值如何选择?希望得到大家的指点。...
喜鹊王子 模拟与混合信号
我的SD传感器数据怎么来的?
今天不经意间在手机SD卡里面看到保存的.CSV格式的传感器数据,打开一看,确认就是SensorTile开发板数据,于是今天再看了看程序。记录如下 SD保存文件如下,每个传感器一个文件 288213 打开气 ......
suoma MEMS传感器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2678  1138  27  2930  687  54  23  1  59  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved