电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS84118AT-166I

产品描述256K x 18 Sync Cache Tag
产品类别存储    存储   
文件大小404KB,共20页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS84118AT-166I概述

256K x 18 Sync Cache Tag

GS84118AT-166I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间8.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度4718592 bi
内存集成电路类型CACHE TAG SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS84118AT/B-166/150/130/100
TQFP, BGA
Commercial Temp
Industrial Temp
256K x 18 Sync
Cache Tag
166 MHz–100 MHz
3.3 V V
DD
3.3 V and 2.5 V I/O
Features
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• Intergrated data comparator for Tag RAM application
• FT mode pin for flow through or pipeline operation
• LBO pin for Linear or Interleave (Pentium
TM
and X86) Burst
mode
• Synchronous address, data I/O, and control inputs
• Synchronous Data Enable (DE)
• Asynchronous Output Enable (OE)
• Asynchronous Match Output Enable (MOE)
• Byte Write (BWE) and Global Write (GW) operation
• Three chip enable signals for easy depth expansion
• Internal self-timed write cycle
• JTAG Test mode conforms to IEEE standard 1149.1
• JEDEC-standard 100-lead TQFP and 119-BGA packages
• Pb-Free 100-lead TQFP package available
Functional Description
The GS84118A is a 256K x 18 high performance synchronous
SRAM with integrated Tag RAM comparator. A 2-bit burst
counter is included to provide burst interface with Pentium
TM
and other high performance CPUs. It is designed to be used as
a Cache Tag SRAM, as well as data SRAM. Addresses, data
IOs, match output, chip enables (CE1, CE2, CE3), address
control inputs (ADSP, ADSC, ADV), and write control inputs
(BW1, BW2, BWE, GW, DE) are synchronous and are
controlled by a positive-edge-triggered clock (CLK).
Output Enable (OE), Match Output Enable, and power down
control (ZZ) are asynchronous. Burst can be initiated with
either ADSP or ADSC inputs. Subsequent burst addresses are
generated internally and are controlled by ADV. The burst
sequence is either interleave order (Pentium
TM
or x86) or
linear order, and is controlled by LBO.
Output registers and the Match output register are provided and
controlled by the FT mode pin (Pin 14). Through use of the FT
mode pin, I/O registers can be programmed to perform pipeline
or flow through operation. Flow Through mode reduces
latency.
Byte write operation is performed by using Byte Write Enable
(BWE) input combined with two individual byte write signals
BW1-2. In addition, Global Write (GW) is available for
writing all bytes at one time.
Compare cycles begin as a read cycle with output disabled so
that compare data can be loaded into the data input register.
The comparator compares the read data with the registered
input data and a match signal is generated. The match output
can be either in Pipeline or Flow Through modes controlled by
the FT signal.
Low power (Standby mode) is attained through the assertion of
the ZZ signal, or by stopping the clock (CLK). Memory data is
retained during Standby mode.
JTAG boundary scan interface is provided using IEEE
standard 1149.1 protocol. Four pins—Test Data In (TDI), Test
Data Out (TDO), Test Clock (TCK) and Test Mode Select
(TMS)—are used to perform JTAG function.
The GS84118A operates on a 3.3 V power supply and all
inputs/outputs are 3.3 V or 2.5 V LVTTL-compatible.
Separate output (V
DDQ
) pins are used to allow both 3.3 V or
2.5 V IO interface.
* Pentium is a trademark of Intel Corp.
Parameter Synopsis
-166
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
t
cycle
t
KQ
I
DD
t
KQ
t
cycle
I
DD
6.0 ns
3.5 ns
310 mA
8.5 ns
10 ns
190 mA
-150
6.6 ns
3.8 ns
275 mA
10 ns
10 ns
190 mA
-133
7.5 ns
4.0 ns
250 mA
11 ns
15 ns
140 mA
-100
10 ns
4.5 ns
190 mA
12 ns
15 ns
140 mA
Rev: 1.02 4/2005
1/20
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
* Pentium is a trademark of Intel
更新汇总:justd0解析LSM6DSOX有限状态机官方例程
LSM6DSOX 运动传感器,是一款内嵌了有限状态机和机器学习内核的传感器。 它可用于抬腕检测、手机靠近或远离耳朵检测、头部左转右转检测、自由落体检测 ST官方也给出了每个应用的例 ......
nmg ST传感器与低功耗无线技术论坛
SPI总线的DS1302实时钟控制
利用DS1302时钟芯片实现时间、日期的显示,并且具有调节时间、日期的功能。“星期”通过P0口显示,“时间”或“日期”采用MAX7219控制共阴极LED显示,通过“时间/日期”切换键,实现时间和日期 ......
skymaster 单片机
一起来学MSP430F6638-基础篇之TIMERB(5)
基础篇之TIMERB(定时器B) 在这我要抱怨EEWORLD一下,怎么从博客发文章的时候图片显示不了,必须得从论坛发帖从而链接到博客上去。接上一帖,一起来学MSP430F6638-基础篇之TIMERA(4)。由于本 ......
jqh_111 微控制器 MCU
msp430控制nrf905收发问题
本人是刚学msp430149的新人,用买的学习版的光盘里的示例程序来控制nrf905收发。现在出现了三个问题,希望有经验的各位能帮忙解答下,万分感谢各位。我现在具体的问题是运行程序后,用频谱仪看 ......
llemonade 微控制器 MCU
哪位大神有手机键盘的程序?求分享
最近需要一个手机键盘的程序,然后修改一下,做成人机交互的键盘输入,使用的芯片是430F5438,如果谁有这个程序请给小弟分享一下,我的邮箱627582845@qq.com...
近猪者痴xp 微控制器 MCU
PON-PoE交换机怎么和OLT连接使用?
本帖最后由 dada世杰 于 2016-6-12 16:13 编辑 PON-PoE交换机是一种带PON功能的PoE交换机,也可以看做是一个带了PoE功能的ONU。 一个完整的PON架构包括OLT、ONU和光分路器,OLT ......
dada世杰 工业自动化与控制

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2388  994  536  2904  1596  49  20  11  59  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved