电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS841E18AT-133I

产品描述256K x 18 Sync Cache Tag
产品类别存储    存储   
文件大小410KB,共21页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS841E18AT-133I概述

256K x 18 Sync Cache Tag

GS841E18AT-133I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间11 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度4718592 bi
内存集成电路类型CACHE TAG SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.63 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS841E18AT/B-180/166/150/130/100
TQFP, BGA
Commercial Temp
Industrial Temp
Features
• 3.3 V +10%/–5% core power supply, 2.5 V or 3.3 V I/O
supply
• Dual Cycle Deselect (DCD)
• Intergrated data comparator for Tag RAM application
• FT mode pin for flow through or pipeline operation
• LBO pin for Linear or Interleave (Pentium
TM
and X86) Burst
mode
• Synchronous address, data I/O, and control inputs
• Synchronous Data Enable (DE)
• Asynchronous Output Enable (OE)
• Asynchronous Match Output Enable (MOE)
• Byte Write (BWE) and Global Write (GW) operation
• Three chip enable signals for easy depth expansion
• Internal self-timed write cycle
• JTAG Test mode conforms to IEEE standard 1149.1
• JEDEC-standard 100-lead TQFP package and 119-BGA
• Pb-Free 100-lead TQFP package available
256K x 18 Sync
Cache Tag
180 MHz–100 MHz
3.3 V V
DD
3.3 V and 2.5 V I/O
Output registers and the Match output register are provided and
controlled by the FT mode pin (Pin 14). Through use of the FT mode
pin, I/O registers can be programmed to perform pipeline or flow
through operation. Flow Through mode reduces latency.
Byte write operation is performed by using Byte Write Enable (BWE)
input combined with two individual byte write signals BW1-2. In
addition, Global Write (GW) is available for writing all bytes at one
time.
Compare cycles begin as a read cycle with output disabled so that
compare data can be loaded into the data input register. The
comparator compares the read data with the registered input data and a
match signal is generated. The match output can be either in Pipeline
or Flow Through modes controlled by the FT signal.
Low power (Standby mode) is attained through the assertion of the ZZ
signal, or by stopping the clock (CLK). Memory data is retained
during Standby mode.
JTAG boundary scan interface is provided using IEEE standard
1149.1 protocol. Four pins—Test Data In (TDI), Test Data Out
(TDO), Test Clock (TCK) and Test Mode Select (TMS)—are used to
perform JTAG function.
The GS841E18A operates on a 3.3 V power supply and all inputs/
outputs are 3.3 V- or 2.5 V-LVTTL-compatible. Separate output
(V
DDQ
) pins are used to allow both 3.3 V or 2.5 V IO interface.
Functional Description
The GS841E18A is a 256K x 18 high performance synchronous DCD
SRAM with integrated Tag RAM comparator. A 2-bit burst counter is
included to provide burst interface with Pentium
TM
and other high
performance CPUs. It is designed to be used as a Cache Tag SRAM,
as well as data SRAM. Addresses, data IOs, match output, chip
enables (CE1, CE2, CE3), address control inputs (ADSP, ADSC,
ADV), and write control inputs (BW1, BW2, BWE, GW, DE) are
synchronous and are controlled by a positive-edge-triggered clock
(CLK).
Output Enable (OE), Match Output Enable, and power down control
(ZZ) are asynchronous. Burst can be initiated with either ADSP or
ADSC inputs. Subsequent burst addresses are generated internally and
are controlled by ADV. The burst sequence is either interleave order
(Pentium
TM
or x86) or linear order, and is controlled by LBO.
Dual Cycle Deselect (DCD)
The GS841E18A is a DCD pipelines synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. DCD SRAMs hold the deselect command for one full
cycle and then begin turning off their outputs just after the second
rising edge of the clock.
Parameter Synopsis
–180
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
t
cycle
t
KQ
I
DD
t
KQ
t
cycle
I
DD
5.5 ns
3.2 ns
335 mA
8 ns
9.1 ns
210 mA
-166
6.0 ns
3.5 ns
310 mA
8.5 ns
10 ns
190 mA
-150
6.6 ns
3.8 ns
275 mA
10 ns
10 ns
190 mA
-133
7.5 ns
4.0 ns
250 mA
11 ns
15 ns
140 mA
-100
10 ns
4.5 ns
190 mA
12 ns
15 ns
140 mA
Rev: 1.03 4/2005
1/21
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
* Pentium is a trademark of Intel
stm32用中断方式实现ADC的多通道、连续转换
学习stm32f103,发现网上大多用DMA实现多通道、连续转换。现在我想用中断方式实现ADC多通道、连续转换。中断采用50us软件触发一次(50us采用TIM4定时,在TIM4的50us中断中软件触发ADC转换),下 ......
506977544 stm32/stm8
自动路灯控制电路
自动路灯控制电路 本装置可在黄昏时自动接通路灯,黎明时自动关闭路灯,达到路灯开/关自动控制,电路如下图所示。电路的特点:在夜间路灯点亮和白天灯熄的临界点处采用了延时。 该电路中,市电 ......
fighting 模拟电子
被动元件基础知识
电感,电容,电磁兼容的基础知识。...
lzcqust 模拟电子
stm8s 在中断里采集AD问题
我在定时器1中断里用定时器4来计时,在定时器4中断中采集一次AD 通道6,当程序跑到定时器1中断中时再采一次AD 通道5,这时程序就会卡死在while(!EOC);一直在等待转换完成,这是什么样的情况,请 ......
eeacc stm32/stm8
[TI首届低功耗设计大赛]+电容按键测试+430BOOST-Nokia1202lcd
上周末调试了430boost-NOKIA1202LCD 板的一个简单的电容滑条实验,其实挺简单的,我的板子上的PCB电容滑条是根据官方的夏普的那个扩展板画的,也就是说电容按键检测的程序是直接移植官方的那个 ......
IC爬虫 微控制器 MCU
【那些年,我们一起玩过的板子】晒板+送板+出板
好不容易有时间歇会了,晒晒板。 1.PPLive盒子主板 硬件配置很强大,单核A9,1G DDR3内存,4G存储,板载WIFI+BT无线模块。原先是想买来搞网络收音机的,后来发现我想多了,这个板我是玩不转 ......
人民币的幻想 淘e淘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1092  472  736  380  450  22  33  27  11  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved