电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS864032T-300I

产品描述2M X 36 CACHE SRAM, 5.5 ns, PQFP100
产品类别存储    存储   
文件大小598KB,共24页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS864032T-300I概述

2M X 36 CACHE SRAM, 5.5 ns, PQFP100

2M × 36 高速缓存 静态随机存储器, 5.5 ns, PQFP100

GS864032T-300I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间5.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度67108864 bi
内存集成电路类型CACHE SRAM
内存宽度32
湿度敏感等级3
功能数量1
端子数量100
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2MX32
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Product Preview
GS864018/32/36T-300/250/200/167
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• Pb-Free 100-lead TQFP package available
4M x 18, 2M x 32, 2M x 36
72Mb Sync Burst SRAMs
300 MHz–167 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS864018/32/36T operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS864018/32/36T is a 75,497,472-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-300
2.3
3.3
400
480
5.5
5.5
285
330
-250
2.5
4.0
340
410
6.5
6.5
245
280
-200
3.0
5.0
290
350
7.5
7.5
220
250
-167
3.5
6.0
260
305
8.0
8.0
210
240
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.00 9/2004
1/24
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
基于不对称辐射单元的超宽带高低频嵌套天线设计
【摘 要】为了设计一种小尺寸、结构简单、低成本超宽带高低频嵌套天线(高频:1 427—2 690 MHz,低频690—960 MHz),首先简述业内超宽带高低频嵌套天线研究现状及两种主要的实现方 ......
兰博 无线连接
CPLD JTAG口可以作为I/O口吗?该如何设置?MAX_PLUS2!
CPLD JTAG口可以作为I/O口吗?该如何设置?MAX_PLUS2!...
duansongtao123 FPGA/CPLD
负反馈放大电路设计
571054 答案采用的是电流串联负反馈。答案是考研资料的整理的, 有几点疑问 1、负载是50Ω输出电阻,不是应该采用输出电阻小的电压负反馈吗?答案采用增大输出电阻的电流负反馈 2 ......
1nnocent 模拟电子
一颗“任劳任怨”的数字成像芯片
转自deyisupport 在德州仪器(TI)(纳斯达克代码:TXN)位于达拉斯的DLP®产品品质和开发测试实验室内,迈克ž道格拉斯负责一个有点儿“疯狂”的任务——“虐待”数字微镜器件 (DMD ......
maylove TI技术论坛
拆解奥迪Q3和A4L显示屏模块
本帖最后由 littleshrimp 于 2022-5-25 17:03 编辑 这次要拆解2款奥迪车的显示屏,一款是Q3车上淘汰下来的阿尔派生产的5.8寸显示屏,这款屏幕拆解之前忘拍照片了,外观照使用的某鱼卖家图片 ......
littleshrimp 汽车电子
小弟做一个台灯头可以转动的,现在有51单片机,步进电机,超声波模块,求解答怎么做。
台灯的灯头随着人转的,给电路图或者一些资料。谢谢各位大神了。...
a798445262 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1797  1129  1480  1089  1026  37  23  30  22  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved