电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8642Z72C-167I

产品描述1M X 72 ZBT SRAM, 6.5 ns, PBGA209
产品类别存储    存储   
文件大小861KB,共34页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8642Z72C-167I在线购买

供应商 器件名称 价格 最低购买 库存  
GS8642Z72C-167I - - 点击查看 点击购买

GS8642Z72C-167I概述

1M X 72 ZBT SRAM, 6.5 ns, PBGA209

1M × 72 ZBT 静态随机存储器, 6.5 ns, PBGA209

GS8642Z72C-167I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA, BGA209,11X19,40
针数209
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
Factory Lead Time8 weeks
最长访问时间8 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
最大时钟频率 (fCLK)167 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B209
长度22 mm
内存密度75497472 bi
内存集成电路类型ZBT SRAM
内存宽度72
湿度敏感等级3
功能数量1
端子数量209
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX72
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA209,11X19,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5/3.3 V
认证状态Not Qualified
座面最大高度1.7 mm
最大待机电流0.12 A
最小待机电流2.3 V
最大压摆率0.36 mA
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Product Preview
GS8642Z18(B)/GS8642Z36(B)/GS8642Z72(C)
119- & 209-Bump BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119- or 209-bump BGA package
• Pb-Free 119- and 209-bump BGA packages available
72Mb Pipelined and Flow Through
Synchronous NBT SRAM
300 MHz–167 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8642Z18/36/72 may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8642Z18/36/72 is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump, 165-bump or 209-bump BGA package.
Functional Description
The GS8642Z18/36/72 is a 72Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
-300
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
2.3
3.0
3.3
400
480
590
5.5
5.5
285
330
425
-250
2.5
3.0
4.0
340
410
520
6.5
6.5
245
280
370
-200
3.0
3.0
5.0
290
350
435
7.5
7.5
220
250
315
-167
3.5
3.5
6.0
260
305
380
8.0
8.0
210
240
300
Unit
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow Through
2-1-1-1
Rev: 1.02 5/2005
1/34
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
请教一个 关于时钟发生器的问题
大家好: 最近在看时钟发生器,我是新手,看的是ADI公司的AD9517,文档介绍说时钟发生器,可以采用外部VCO输入,我想问下,这个外部VCO输入是不是通过CLK管脚输入的。 还有就是PLL的1路差 ......
418478935 FPGA/CPLD
有人做过WHQL认证吗?
我的NDIS中间层驱动要在64位Windows 7上使用,是不是必须要有WHQL认证?怎么才能取得这个认证?...
edward_liu 嵌入式系统
sfilter编译问题ntifs.h
我建了一个工程然后把sfilter.c加进来,编译的时候老是有如下的错误: C:\WINDDK\2600.1106\INC\DDK\WXPtddk.h(23) : fatal error C1189: #error : Compiler version not supported by Window ......
axiaoyeah 嵌入式系统
【新发布的应用笔记】STM32F10xxxLCD驱动固件
AN2656-STM32F10xxxLCDglassdriverfirmwareIntroductionThisapplicationnotedescribesatechniquefordrivingliquidcrystaldisplays(LCD)withSTM32F10xxxmicrocontrollers(MCU),thatiswithou ......
pcyk808686 stm32/stm8
很豪!这些售价500元的板子,本月免费送!
英飞凌天猫旗舰店周年庆大促 这些售价500元的板子,本月免费送! 进入>>【英飞凌天猫旗舰店】,了解活动详情! 478872 活动说明: 一重礼:满减 买满200元立减 ......
EEWORLD社区 消费电子
双电源供电运放如何加偏置电压(反相放大器)
双电源供电运放如何加偏置电压(反相放大器) ...
csls211@126.com 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1969  2007  801  1831  800  40  41  17  37  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved