电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS864418B-133

产品描述2M X 36 CACHE SRAM, 7 ns, PBGA165
产品类别存储    存储   
文件大小838KB,共41页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS864418B-133概述

2M X 36 CACHE SRAM, 7 ns, PBGA165

2M × 36 高速缓存 静态随机存储器, 7 ns, PBGA165

GS864418B-133规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间8.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 3.3V SUPPLY
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度75497472 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织4MX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.99 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Product Preview
GS864418(B/E)/GS864436(B/E)/GS864472(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
4M x 18, 2M x 36, 1M x 72
72Mb S/DCD Sync Burst SRAMs
Flow Through/Pipeline Reads
250 MHz–133MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 2.5 V or 3.3 V +10%/–10% core power supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
The function of the Data Output register can be controlled by the user
via the FT mode . Holding the FT mode pin low places the RAM in
Flow Through mode, causing output data to bypass the Data Output
Register. Holding FT high places the RAM in Pipeline mode,
activating the rising-edge-triggered Data Output Register.
The GS864418/36/72 is a SCD (Single Cycle Deselect) and DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. DCD SRAMs
pipeline disable commands to the same degree as read commands.
SCD SRAMs pipeline deselect commands one stage less than read
commands. SCD RAMs begin turning off their outputs immediately
after the deselect command has been captured in the input registers.
DCD RAMs hold the deselect command for one full cycle and then
begin turning off their outputs just after the second rising edge of
clock. The user may configure this SRAM for either mode of
operation using the SCD mode input.
Byte write operation is performed by using Byte Write enable (BW)
input combined with one or more individual byte write signals (Bx).
In addition, Global Write (GW) is available for writing all bytes at one
time, regardless of the Byte Write control inputs.
SCD and DCD Pipelined Reads
Functional Description
Applications
The GS864418/36/72 is a
75,497,472
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although of a
type originally developed for Level 2 Cache applications supporting
high performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main store to
networking chip set support.
Addresses, data I/Os, chip enable (E1), address burst control inputs
(ADSP, ADSC, ADV), and write control inputs (Bx, BW, GW) are
synchronous and are controlled by a positive-edge-triggered clock
input (CK). Output enable (G) and power down control (ZZ) are
asynchronous inputs. Burst cycles can be initiated with either ADSP
or ADSC inputs. In Burst mode, subsequent burst addresses are
generated internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or interleave order
with the Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Byte Write and Global Write
Controls
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low) for
multi-drop bus applications and normal drive strength (ZQ floating or
high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High) of
the ZZ signal, or by stopping the clock (CK). Memory data is retained
during Sleep mode.
Core and Interface Voltages
The GS864418/36/72 operates on a 2.5 V or 3.3 V power supply. All
input are 3.3 V and 2.5 V compatible. Separate output power (V
DDQ
)
pins are used to decouple output noise from the internal circuits and
are 3.3 V and 2.5 V compatible.
Parameter Synopsis
-250
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
2.5
3.0
4.0
385
450
540
6.5
6.5
265
290
345
-225 -200 -166 -150 -133 Unit
2.7
3.0
4.4
360
415
505
6.5
6.5
265
290
345
3.0
3.0
5.0
335
385
460
6.5
6.5
265
290
345
3.5
3.5
6.0
305
345
405
7.0
7.0
255
280
335
3.8
3.8
6.7
295
325
385
7.5
7.5
240
265
315
4.0
4.0
7.5
265
295
345
8.5
8.5
225
245
300
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 11/2004
1/41
© 2003, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
as3933封装问题
pcb新手刚画封装时遇到个问题,就是as3933的16-pin tssop package,它是16pin的,可官网的资料却是20pin,如下图159921 这个事按16pin还是20pin来画呢? ...
那片红 PCB设计
FPGA控制网卡芯片数据收发如何判断接到的是命令还是数据
我用FPGA控制网卡芯片做一个数据收发的东西,但是怎样让FPGA开始发送数据呢?具体就是, FPGA接收到命令就开始发数据,接收到数据就存储,可是怎样判断接到的是命令还是数据呢?...
yyj807 测试/测量
DIY个电子负载
做电源,没有负载是个麻烦事。因此想起来DIY个电子负载。 初步设想,使用STM32F103RCT6,因为它有两个DAC,可以带两路负载。 它的ADC与DAC都是12位的。 本帖最后由 dontium 于 2012-3-17 ......
dontium DIY/开源硬件专区
bootloader 复位参数的设置问题
有点小问题,44b0,为什么一些教程里PCONA要复位成0x1ff?卖家给的芯片手册上是0x3ff,其余端口也和手册上不一样。请问这个复位应该参考什么设置? 我开始没在意,后来发现卖家的源码也是0x1ff...
fdsa235236 嵌入式系统
关于速度环积分参数的问题
最近在用一台负载较大的机床调试加工时,加工工件表面出现了抖纹。开始怀疑是增益太小导致的,后来通过一些辅助手段将增益提高了近一倍后,抖纹仍然存在。再思考各参数的作用,感觉可能跟速度环 ......
eeleader-mcu 工业自动化与控制
原财政部部长楼继伟说5G的一段视频
https://vdn.vzuu.com/HD/65351dea-0353-11ec-93e2-76325306413b-v4_t111-viw3OTo2pM.mp4?disable_local_cache=1&auth_key=1632379763-0-0-29fb633d3e10a507298a6721a9b2125d&f=mp4&bu= ......
freebsder 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 632  2684  1586  2266  1654  13  55  32  46  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved