电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8644V72C-150I

产品描述4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs
产品类别存储    存储   
文件大小833KB,共40页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8644V72C-150I概述

4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs

GS8644V72C-150I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数209
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间7.5 ns
其他特性PIPELINED OR FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PBGA-B209
长度22 mm
内存密度75497472 bi
内存集成电路类型CACHE SRAM
内存宽度72
湿度敏感等级3
功能数量1
端子数量209
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX72
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.7 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Product Preview
GS8644V18(B/E)/GS8644V36(B/E)/GS8644V72(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
4M x 18, 2M x 36, 1M x 72
72Mb S/DCD Sync Burst SRAMs
250 MHz–133MHz
1.8 V V
DD
1.8 V I/O
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 1.8 V +10%/–10% core power supply and I/O
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
Functional Description
Applications
The GS8644V18/36/72 is a
75,497,472
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
SCD and DCD Pipelined Reads
The GS8644V18/36/72 is a SCD (Single Cycle Deselect) and
DCD (Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High)
of the ZZ signal, or by stopping the clock (CK). Memory data is
retained during Sleep mode.
Core and Interface Voltages
The GS8644V18/36/72 operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate output
power (V
DDQ
) pins are used to decouple output noise from the
internal circuits and are 3.3 V and 2.5 V compatible.
Parameter Synopsis
-250 -225 -200 -166 -150 -133 Unit
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
2.3
2.6
4.0
385
450
540
6.5
6.5
265
290
345
2.5
2.7
4.4
360
415
505
6.5
6.5
265
290
345
2.7
2.8
5.0
335
385
460
6.5
6.5
265
290
345
2.9
2.9
6.0
305
345
405
8.0
8.0
255
280
335
3.3
3.3
6.7
295
325
385
8.5
8.5
240
265
315
3.5
3.5
7.5
265
295
345
8.5
8.5
225
245
300
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 11/2004
1/40
© 2003, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
LPC810 ISP下载与失败解决
ISP 下载方法论坛上有,例如 【把玩LPC810 mini】下载与调试的纠结 https://bbs.eeworld.com.cn/forum.php?mod=viewthread&tid=467665&fromuid=194541 (出处: 电子工程世界-论 ......
dvd1478 NXP MCU
富士通FRAM心得提交——应用笔记
与传统的非易失性存储器EEPROM和闪存相比,富士通的FRAM具有更快的写入、更高耐久力和更低功耗等优势。 FRAM的高速写入能够在电源中断的瞬间备份数据。不仅如此,与EEPROM和闪存相比,FRAM能够 ......
elej 能源基础设施
大家有没有人用CMSIS?
如题,大家有没有用到CMSIS? 对CMSIS有什么看法? 如果正在使用,请不吝分享使用经验?谢谢!...
songhaifei 微控制器 MCU
CE的弱智问题:怎么样才能生成DLL文件
写好xxx.def. Dir,写好sources文件include好路径 这样就可以生成DLL文件么? 然后再bib文件和platform.reg修改好,可以可产生镜像文件? 我的理解是这样的。。。不知道对不对。。。...
any1861 嵌入式系统
CE5.0上使用msxml3.dll的问题
如题,我现在用的是模拟器,使用了xml解析器(msxml3)单步发现调用函数CoCreateInstance失败,提示没有注册类别,我判断是没有安装msxml3造成的,从msdn上下载了msxml3.msi,但无法安装,请问该 ......
slf1986 嵌入式系统
【GD32F350开发分享二】GD32F350时钟配置,非常重要
大家应该都知道,微控制器最重要的就是时钟频率,时钟频率会影响指令周期、定时器、RTC等等所有涉及时钟的总线。 GD32F350开发板的外部高速时钟8MHZ晶振和外部低速时钟32.768KHZ晶振没有焊接, ......
Justice_Gao GD32 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 842  2684  2916  1510  2669  17  55  59  31  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved