电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8644ZV18E-166I

产品描述72Mb Pipelined and Flow Through Synchronous NBT SRAM
产品类别存储    存储   
文件大小766KB,共37页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8644ZV18E-166I概述

72Mb Pipelined and Flow Through Synchronous NBT SRAM

GS8644ZV18E-166I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数165
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间7 ns
其他特性PIPELINED OR FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度75497472 bi
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4MX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm

文档预览

下载PDF文档
Product Preview
GS8644ZV18(B/E)/GS8644ZV36(B/E)/GS8644ZV72(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V +10%/–10% core power supply and I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 9Mb, 18Mb, and 36Mb
devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165- or 209-bump BGA package
72Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133MHz
1.8 V V
DD
1.8 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8644ZV18/36/72 may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8644ZV18/36/72 is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump, 165-bump or 209-bump BGA package.
Functional Description
The GS8644ZV18/36/72 is a 72Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ(x18/x36)
t
KQ(x72)
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
-250 -225 -200
2.3 2.5 2.7
2.6 2.7 2.8
4.0 4.4 5.0
385
450
540
6.5
6.5
265
290
345
-166
2.9
2.9
6.0
-150
3.3
3.3
6.7
-133 Unit
3.5 ns
3.5 ns
7.5 ns
Pipeline
3-1-1-1
360 335 305 295 265 mA
415 385 345 325 295 mA
505 460 405 385 345 mA
6.5
6.5
6.5
6.5
8.0
8.0
8.5
8.5
8.5
8.5
ns
ns
Flow
Through
2-1-1-1
265 265 255 240 225 mA
290 290 280 265 245 mA
345 345 335 315 300 mA
Rev: 1.03 11/2004
1/37
© 2003, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
稳压电源设计
在做毕业论文时,任务是设计一个稳压电源模块,看似很简单,因为网上都有很多资料。结果老师要求我们用LM317和LM337两个三端集成稳压器做个电压输出可以在0V~30V可调,而电流输入最大可达到5A, ......
dq010dq 嵌入式系统
ads1255与ina128的使用问题
ads1255与ina128在使用过程中发现, 长时间(1~2月)上电运行, ADS1255数据会跳动变大或个别满量程。 断电一段时间后,再重新上电就又恢复正常了, 不知道什么原因,现将原理图发上,请帮 ......
xjq2008xz TI技术论坛
关于在ARM上开基于EPA协议的通讯模块
有没有大侠做过?给点头绪!!救命呀!!...
思想者 ARM技术
各位大神来讨论下这个问题
最近拿到一块牛逼的板子,其中有很多差分线的处理让我看不大懂。就像图中(示意)那样,差分线并没有换层,但也在PAD附近打了过孔。应该不是失误,很多地方都是类似的处理,小弟不才一直没想清 ......
245966960bai PCB设计
学模拟+高带宽与高增益如何兼得+TINA-TI 仿真验证
本帖最后由 dontium 于 2015-1-23 11:40 编辑 Deyisupport博文地址:deyisupport./blog/b/signalchain/archive/2013/10/25/51542.aspxTIE2E英文原址:e2e.ti./blogs_/b/analogwire/archive/201 ......
RONDO7174 模拟与混合信号
调了2天的51单片机程序,发现了一个问题,这算不算是Keil C51的BUG?
本帖最后由 bobde163 于 2016-3-18 11:39 编辑 用Keil C51调了2天的51单片机程序,主要功能是使用定时器0实现一路模拟串口,但是在使用中模拟串口发送的数据全都是0,串口发送的字节帧格式都 ......
bobde163 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2651  147  2572  1939  1600  31  46  57  37  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved