电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3579S85PF8

产品描述Cache SRAM, 256KX18, 8.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
产品类别存储   
文件大小518KB,共23页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V3579S85PF8概述

Cache SRAM, 256KX18, 8.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

71V3579S85PF8规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
针数100
Reach Compliance Codenot_compliant
ECCN代码3A991
Is SamacsysN
最长访问时间8.5 ns
其他特性FLOW-THROUGH ARCHITECTURE
最大时钟频率 (fCLK)87 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.03 A
最小待机电流3.14 V
最大压摆率0.18 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
x
x
IDT71V3577
IDT71V3579
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
x
x
x
x
x
x
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
5280 tbl 01
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
APRIL 2003
1
DSC-5280/06
©2003 Integrated Device Technology, Inc.
IT有趣的链表,欢迎讨论,补充
今天在EEWORLD开发板置换群(309018200)闲聊,@lcofjp 提到要闭关修炼linux,linux很火。突然发觉个有趣的现象:“搞单片机的说linux火,搞linux的说android火,搞android的说ios火,这是什么 ......
shinykongcn 聊聊、笑笑、闹闹
P87LPC779 OTP单片机数据手册
P87LPC779是20脚封装的 单片机,可以在宽范围的性能要求下实现高集成度,低成本的解决方案。作为Philips小型封装系列的一员,P87LPC779提供可编程选择的高速,低速晶振和RC振荡方式。具有较宽的 ......
rain 单片机
有功功率和功率因素
无功功率   在交流电路中,由电源供给负载的电功率有两种;一种是有功功率,一种是无功功率。   有功功率是保持用电设备正常运行所需的电功率,也就是将电能转换为其他形式能量(机械能、光 ......
totopper 工业自动化与控制
电路图转换成PCB图
请各位高手首请教一下:用protel DXP画完层次电路图后要生成PCB图时先生成网络表后还一个一个生成PCB图吗?怎么把两个电路图的PCB图画在一个板上?...
dengjiescut2006 嵌入式系统
关于STM侵入检测VDD断电无效?
STM中 当 VDD电源断开时,侵入检测功能仍然有效为什么我在VDD断电的时候改变电平居然没有清备份寄存器?...
smarsmar stm32/stm8
不用固件库开发stm32
我是从51/avr过来的新手,看了几天的stm32固件库还真是不习惯,庞大的固件库熟悉起来感觉不容易.于是想回到和51开发一样的环境,摆脱固件库,但看看stm32f10x.h这个头文件还是郁闷,不能像51一样在程 ......
zhizi78 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 972  1823  925  657  1464  20  37  19  14  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved