电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8662R36E-167

产品描述72Mb SigmaCIO DDR-II Burst of 4 SRAM
产品类别存储    存储   
文件大小932KB,共37页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8662R36E-167概述

72Mb SigmaCIO DDR-II Burst of 4 SRAM

GS8662R36E-167规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明15 MM X 17 MM, 1MM PITCH, FPBGA-165
针数165
Reach Compliance Codeunknow
ECCN代码3A991.B.2.B
最长访问时间0.5 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度75497472 bi
内存集成电路类型DDR SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX36
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.5 mm
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm

文档预览

下载PDF文档
Preliminary
GS8662R08/09/18/36E-333/300/250/200/167
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• Simultaneous Read and Write SigmaCIO™ Interface
• Common I/O bus
• JEDEC-standard pinout and package
• Double Data Rate interface
• Byte Write (x36 and x18) and Nybble Write (x8) function
• Burst of 4 Read and Write
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation with self-timed Late Write
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• Pin-compatible with present 9Mb, 18Mb, 36Mb and future
144Mb devices
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
72Mb SigmaCIO DDR-II
Burst of 4 SRAM
333 MHz–167 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
Bottom View
165-Bump, 15 mm x 17 mm BGA
1 mm Bump Pitch, 11 x 15 Bump Array
clock inputs, not differential inputs. If the C clocks are tied
high, the K clocks are routed internally to fire the output
registers instead.
Common I/O x36 and x18 SigmaCIO DDR-II B4 RAMs
always transfer data in four packets. When a new address is
loaded, A0 and A1 preset an internal 2 bit linear address
counter. The counter increments by 1 for each beat of a burst of
four data transfer. The counter always wraps to 00 after
reaching 11, no matter where it starts.
Common I/O x8 SigmaCIO DDR-II B4 RAMs always transfer
data in four packets. When a new address is loaded, the LSBs
are internally set to 0 for the first read or write transfer, and
incremented by 1 for the next 3 transfers. Because the LSBs
are tied off internally, the address field of a x8 SigmaCIO
DDR-II B4 RAM is always two address pins less than the
advertised index depth (e.g., the 4M x 18 has a 1024K
addressable index).
SigmaCIO™ Family Overview
The GS8662R08/09/18/36E are built in compliance with the
SigmaCIO DDR-II SRAM pinout standard for Common I/O
synchronous SRAMs. They are 75,497,472-bit (72Mb)
SRAMs. The GS8662R08/09/18/36E SigmaCIO SRAMs are
just one element in a family of low power, low voltage HSTL
I/O SRAMs designed to operate at the speeds needed to
implement economical high performance networking systems.
Clocking and Addressing Schemes
The GS8662R08/09/18/36E SigmaCIO DDR-II SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer. The device also allows the user to manipulate the
output register clock inputs quasi independently with the C and
C clock inputs. C and C are also independent single-ended
Parameter Synopsis
-333
tKHKH
tKHQV
3.0 ns
0.45 ns
-300
3.3 ns
0.45 ns
-250
4.0 ns
0.45 ns
-200
5.0 ns
0.45 ns
-167
6.0 ns
0.5 ns
Rev: 1.01 9/2005
1/37
© 2005, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
急求TRF7960芯片中文资料与ISO15693和ISO14443A中文资料
我现在正在做一个基于RTF7960的多协议IC读卡器,需要一些中文资料,同时请求高手指教,我的qq:2216054168,希望高手指教。...
971626996 微控制器 MCU
J_Link 故障
J_Link 一上电,指示灯就不停地闪烁,下载时提示没有发现J_Link,怎么解决啊...
qiuzhi339 stm32/stm8
ATMEL主体电子组件手册
Atmel主导的主体电子IC项目可替代所有标准的汽车电子功能IC。通用型智能BCDMOS负载驱动系列完善了Atmel的汽车产品线。Atmel的创新型混合信号BCD-on-SOI技术赋予了SoC应用最大集成和高温工作能力...
frozenviolet 电源技术
雷达技术的进步和驾驶舱内感应技术的发展
采用毫米波技术的雷达传感器为多类驾驶舱内监控应用提供了高精度和灵活性,由于其尺寸较小,可以轻松和隐藏式的集成到车辆中。 502379 汽车制造商在将雷达传感器技术部署到车外使用方面取 ......
Jacktang 模拟与混合信号
PADS文件转AD文件问题
请问一下:PADS9.3的导出的ASC文件(Pads layout V 9.3文件)能在什么版本的Altium Designer下导入?AD 9不行。...
sh820 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 251  404  1638  1217  398  6  9  33  25  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved