电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS88018T-80

产品描述512K x 18, 256K x 32, 256K x 36 8Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小673KB,共25页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS88018T-80概述

512K x 18, 256K x 32, 256K x 36 8Mb Sync Burst SRAMs

GS88018T-80规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP, QFP100,.63X.87
针数100
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间14 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)66 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度9437184 bi
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.03 A
最小待机电流3.14 V
最大压摆率0.2 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS88018/32/36T-11/11.5/100/80/66
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipelined
operation
• Single Cycle Deselect (SCD) operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock Control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• 100-lead TQFP package
-11
-11.5
-100
-80
-66
10 ns
10 ns 12.5 ns 15 ns
tCycle 10 ns
4.0 ns 4.0 ns 4.0 ns 4.5 ns
5 ns
t
KQ
I
DD
225 mA 225 mA 225 mA 200 mA 185 mA
11 ns 11.5 ns 12 ns
14 ns
18 ns
t
KQ
15 ns
15 ns
15 ns
20 ns
tCycle 15 ns
I
DD
180 mA 180 mA 180 mA 175 mA 165 mA
512K x 18, 256K x 32, 256K x 36
8Mb Sync Burst SRAMs
Flow Through/Pipeline Reads
100 MHz–66 MHz
3.3 V V
DD
3.3 V and 2.5 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
The function of the Data Output Register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS88018/32/36T is a SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Functional Description
Applications
The GS88018/32/36T is a 9,437,184-bit (8,388,608-bit for x32
version) high performance synchronous SRAM with a 2-bit
burst address counter. Although of a type originally developed
for Level 2 Cache applications supporting high performance
CPUs, the device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS88018/32/36T operates on a 3.3 V power supply and all
inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuit.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Rev: 1.11 8/2000
1/25
© 2000, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
学单片机有前途还是嵌入式系统有前途
学单片机有前途还是嵌入式系统有前途我在深圳一直搞单片机的开发,接的项目各种各样,不计其数。很多朋友问我学习单片机有前途还是嵌入式系统有前途,毫无疑问的,当然是单片机有前途。嵌入式系 ......
dandan1 嵌入式系统
CC2540按键轮询
使用其按键轮询时,出现了以下几种问题: 1、按键产生时没有立即执行按键函数或者没有检测到按键,前者延时不定,有长有短 2、在APP层,检测到按键后能执行到该函数simpleBLEPeripheral_Handl ......
cloud_y 无线连接
迅为3399开发板-PCIE 4G模块测试-测试程序
7 ITOP-3399 开发板上预留了一个 Mini PCIE 的 4G 接口,可以连接迅为提供的 EC20 模块。下面我们来演示下如何使用 EC20 4G 模块。 8 首先我们准备一个 EC20 4G 模块连接到 ITOP-3399 开发板的 ......
遥寄山川 ARM技术
DSP入门经验谈
入门并不难, 应该说,ti的28定点系列如2812,28016,以及piccolo系列硬件和固件编程都不是什么有多大难度。 例如2812,基本上搞清楚启动过程,搞清楚CMD文件,当然硬件设计的话还要关心 ......
decho0821 DSP 与 ARM 处理器
原理图分页自动生成方法求助!!!!
各位大神,在orcad原理图中,不同页中的相同信号可以自动生成页码,如下图所示。请问在AD09中有什么方法可以实现上述功能吗?谢谢!!!! ...
bioger PCB设计
LPC1768的一些资料。
这些资料是做智能家居系统收集的,有兴趣的可以看看。 1.周工SmartCortex M3-1700资料 https://bbs.eeworld.com.cn/thread-153450-1-1.html 2.几种LPC1700开发板原理图 https://bbs.eewor ......
zhaojun_xf NXP MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2305  1540  1331  2037  1946  47  32  27  42  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved