电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS88036T--11.5I

产品描述512K x 18, 256K x 32, 256K x 36 8Mb Sync Burst SRAMs
文件大小673KB,共25页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 全文预览

GS88036T--11.5I概述

512K x 18, 256K x 32, 256K x 36 8Mb Sync Burst SRAMs

文档预览

下载PDF文档
Preliminary
GS88018/32/36T-11/11.5/100/80/66
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipelined
operation
• Single Cycle Deselect (SCD) operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock Control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• 100-lead TQFP package
-11
-11.5
-100
-80
-66
10 ns
10 ns 12.5 ns 15 ns
tCycle 10 ns
4.0 ns 4.0 ns 4.0 ns 4.5 ns
5 ns
t
KQ
I
DD
225 mA 225 mA 225 mA 200 mA 185 mA
11 ns 11.5 ns 12 ns
14 ns
18 ns
t
KQ
15 ns
15 ns
15 ns
20 ns
tCycle 15 ns
I
DD
180 mA 180 mA 180 mA 175 mA 165 mA
512K x 18, 256K x 32, 256K x 36
8Mb Sync Burst SRAMs
Flow Through/Pipeline Reads
100 MHz–66 MHz
3.3 V V
DD
3.3 V and 2.5 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
The function of the Data Output Register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS88018/32/36T is a SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Functional Description
Applications
The GS88018/32/36T is a 9,437,184-bit (8,388,608-bit for x32
version) high performance synchronous SRAM with a 2-bit
burst address counter. Although of a type originally developed
for Level 2 Cache applications supporting high performance
CPUs, the device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS88018/32/36T operates on a 3.3 V power supply and all
inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuit.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Rev: 1.11 8/2000
1/25
© 2000, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
【朱兆祺带你学嵌入式】第二章第八节 U-Boot-2013.04启动分析(4)
1) 调用board_init_f函数 bl board_init_f实际上,board_init_f()函数是U-Boot执行的第一个C语言函数:void board_init_f(ulong bootflag),这个函数位于arch/arm/lib目录下的board. ......
qinkaiabc ARM技术
关于购买开发板的问题
本人刚入行嵌入式开发,基础较薄弱,尤其是底层驱动硬件方面,现在主要做qt的开发,我对底层也敢兴趣,想买块开发板玩玩,是价格便宜的24xx呢,还是功能强大的6410啊。开发板纯粹用来学习用 ......
zhaofei057 嵌入式系统
国庆休完了,为何假期总是很短暂?
国庆休了七天,我觉得时光过的太快了 不知不觉的时光过去了 今年再也没有长假期了 ...
吾妻思萌 聊聊、笑笑、闹闹
重磅推荐!ADI 的 48 款电源参考设计
ADI 的 48 款电源参考设计,需要哪款自取哦~https://ezchina.analog.com/thread/17897 ADP1046A LLC Resonant Converter withSynchronous RectificationThis application note consists of ......
新人不新 模拟电子
无线技术经典方案与教程
无线技术分不同种类,通常以产生无线信号的方式来区分,目前主要的方式有调频无线技术、红外无线技术和蓝牙无线技术三种,其成本和特点也不尽相同。广泛应用于音响 键鼠等各项内容,有很好的发 ......
Fireflye 无线连接
带序列号的PDF神器
PDF修改、导出word等,一个软件搞定,导出的效果超出你的想象。 下载链接 325066 325067 325066 325067 ...
cz380921140 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1702  205  2379  1815  2625  35  5  48  37  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved