电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS880F32BT-5

产品描述512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小417KB,共27页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS880F32BT-5概述

512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs

GS880F32BT-5规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codeunknow
ECCN代码3A991.B.2.B
最长访问时间5 ns
其他特性FLOW-THROUGH ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度8388608 bi
内存集成电路类型CACHE SRAM
内存宽度32
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX32
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS880F18/32/36BT-4.5/5/5.5/6.5/7.5
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• Flow Through mode operation; Pin 14 = No Connect
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• Pb-Free 100-lead TQFP package available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
4.5 ns–7.5 ns
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Designing For Compatibility
The JEDEC standard for Burst RAMS calls for a FT mode pin
option on Pin 14. Board sites for flow through Burst RAMS
should be designed with V
SS
connected to the FT pin location
to ensure the broadest access to multiple vendor sources.
Boards designed with FT pin pads tied low may be stuffed with
GSI’s pipeline/flow through-configurable Burst RAMs or any
vendor’s flow through or configurable Burst SRAM. Boards
designed with the FT pin location tied high or floating must
employ a non-configurable flow through Burst RAM, like this
RAM, to achieve flow through functionality.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS880F18/32/36BT operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS880F18/32/36BT is a 9,437,184-bit (8,388,608-bit for
x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Paramter Synopsis
-4.5
Flow Through
2-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
4.5
4.5
200
230
-5
5.0
5.0
185
210
-5.5
5.5
5.5
160
185
-6.5
6.5
6.5
140
160
-7.5
7.5
7.5
128
145
Unit
ns
ns
mA
mA
Rev: 1.02 10/2004
1/27
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Avnet Spartan-6 LX9 MicroBoard申请
:)...
李隆 FPGA/CPLD
IIC-China 2009参展商致胜秘诀—完善的营销规划
IIC-China 2009参展商致胜秘诀—完善的营销规划 展览会是竞争激烈的营销活动。展商在会场中面对的竞争对手少则数家、多则数十家,因此要获得最佳参展效果, 拿到订单, 就必须在展前仔细规划营 ......
huchuanyi 嵌入式系统
EP-51289.RV3 是什么
EP-51289.RV3.txt :02000002850077 :10000000FAFCB8A90F8ED0BC1027B840008EC0B83B :100010008AAB8ED8BE0000BF0000B9EEEC2BCFD16A 我不知道着个是什么请提供给我详细点的信息...
zhaoboqian 嵌入式系统
AIS328DQ(三轴加速度计(车规))驱动例程ver1.1
这里分享官方提供的AIS328DQ芯片的MCU驱动代码及例程 (版本ver1.1),供大家参考使用。 310872 (>>点击这里,可前往ST各类传感器MCU驱动程序总资源包,查找更多传感器MCU驱动资源) ...
yujie2510 MEMS传感器
请教一个快捷方式和文件关联的问题
文件的快捷方式,我知道要配置bib,要配置dat文件,但我有个疑问,lnk文件的一开始那个号是什么意思?有什么讲究嘛? 例如,我有个exe文件叫做test.exe,我想作个lnk,我这样编辑lnk:10#\win ......
nuaajiang 嵌入式系统
【晒心得】TI的频谱分析仪-使用心得
这里先讲下我测试的输入信号: 1.433MHz的数据传输模块的发射信号; 2.315MHz的信号数据传输模块的发射信号; 首先我测试的是433MHz的模块,打开RF Settings 标签。将EasyRF 按钮弹开,选择 ......
cat3902982 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1426  2818  2179  2160  1092  29  57  44  22  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved