电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS880F36BT-6.5I

产品描述512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小417KB,共27页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS880F36BT-6.5I概述

512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs

GS880F36BT-6.5I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codeunknow
ECCN代码3A991.B.2.B
最长访问时间6.5 ns
其他特性FLOW-THROUGH ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度9437184 bi
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS880F18/32/36BT-4.5/5/5.5/6.5/7.5
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• Flow Through mode operation; Pin 14 = No Connect
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• Pb-Free 100-lead TQFP package available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
4.5 ns–7.5 ns
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Designing For Compatibility
The JEDEC standard for Burst RAMS calls for a FT mode pin
option on Pin 14. Board sites for flow through Burst RAMS
should be designed with V
SS
connected to the FT pin location
to ensure the broadest access to multiple vendor sources.
Boards designed with FT pin pads tied low may be stuffed with
GSI’s pipeline/flow through-configurable Burst RAMs or any
vendor’s flow through or configurable Burst SRAM. Boards
designed with the FT pin location tied high or floating must
employ a non-configurable flow through Burst RAM, like this
RAM, to achieve flow through functionality.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS880F18/32/36BT operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS880F18/32/36BT is a 9,437,184-bit (8,388,608-bit for
x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Paramter Synopsis
-4.5
Flow Through
2-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
4.5
4.5
200
230
-5
5.0
5.0
185
210
-5.5
5.5
5.5
160
185
-6.5
6.5
6.5
140
160
-7.5
7.5
7.5
128
145
Unit
ns
ns
mA
mA
Rev: 1.02 10/2004
1/27
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
请高手指点---请教并口EPP模式通信的问题
我用电脑并口与51单片机通信的时候,采取的是EPP1.9模式,发现老是nWait=1,不知道什么原因, 有没有这方面的前辈指导一下。感谢不尽。 源码如下: #include /* inp, outp */ #include ......
wmdsummer 嵌入式系统
51 to ARM
从8位机到32位机过渡的捷径...
rfinchina 51单片机
请问如何设计一个类似BTS功能的设备,可以取得无线L3的消息?
请问如何从空口中提取L3的信号,应该使用何种模块?? TC35系列芯片虽然可以处理GSM协议栈,但不知道是否可以从其端口取得空口的的消息? 现有如下思路如下: 天线 + ??1 ......
huoyunbx 嵌入式系统
ESD复位求助
ESD测试时候,4000V芯片直接不能复位, 但是重新上电源就能复位。 我用镊子把RESET和地连接也不能复位 请大伙给点意见?...
liu21b stm32/stm8
PSoC 4:PWM控制RGB
拿到开发板,经过一段时间的摸索和学习,现在把自己初次使用开发板控制RGB的心得分享给大家: 一、首先建立工程文件 132291 这一步很多人都会建立,官方的教程《PSoC®4 Pioneer Kit Gu ......
电子研发_lp 单片机
wince找师傅带我入门
初学wince,指望高手指点下明路,要具体点的。不要什么一句话去看书。没用的,我只要快点入门。...
apple0731 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 159  2777  35  1653  696  4  56  1  34  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved