电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS880F36BT-6.5V

产品描述512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小542KB,共21页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS880F36BT-6.5V概述

512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs

GS880F36BT-6.5V规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.B
最长访问时间6.5 ns
其他特性FLOW-THROUGH ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS880F18/32/36BT-xxxV
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• Flow Through operation; Pin 14 = No Connect
• 1.8 V or 2.5 V +10%/–10% core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• RoHS-compliant 100-lead TQFP package available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
5.5 ns–7.5 ns
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Designing For Compatibility
The JEDEC standard for Burst RAMS calls for a FT mode pin
option on Pin 14. Board sites for flow through Burst RAMS
should be designed with V
SS
connected to the FT pin location
to ensure the broadest access to multiple vendor sources.
Boards designed with FT pin pads tied low may be stuffed with
GSI’s pipeline/flow through-configurable Burst RAMs or any
vendor’s flow through or configurable Burst SRAM. Boards
designed with the FT pin location tied high or floating must
employ a non-configurable flow through Burst RAM, like this
RAM, to achieve flow through functionality.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS880F18/32/36BT-xxxV operates on a 1.8 V or 2.5 V
power supply. All input are 2.5 V and 1.8 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 2.5 V and 1.8 V
compatible.
Functional Description
Applications
The GS880F18/32/36BT-xxxV is a 9,437,184-bit (8,388,608-
bit for x32 version) high performance synchronous SRAM
with a 2-bit burst address counter. Although of a type
originally developed for Level 2 Cache applications supporting
high performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Paramter Synopsis
-5.5
-6.5
6.5
6.5
140
160
-150
7.5
7.5
128
145
Unit
ns
ns
mA
mA
Flow Through
2-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
5.5
5.5
160
185
Rev: 1.00 6/2006
1/21
© 2006, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
新手求教,io口操作
我刚入门,对c和wince都不熟,想在wince 5.0 下编一个控制IO口灯循环闪烁的程序,各位大侠能否赐教? 我的平台是ep9315开发板,GPIO的地址是0x8084_00xx。我只知道:先编写一个dll文件能访问IO ......
snowie 嵌入式系统
关于变速箱控制单元TCU的开发流程
本人刚开始接触变速箱控制单元TCU这一块,有很多不懂的地方。例如TCU的开发流程,需要用到的软件,及测试仪器等。还望大神赐教。如果方便,请留下联系方式,不胜感激!!:Cry: ...
李钧佳 汽车电子
提问+FRAM的MSP430具体用处?
了解了FRAM的一些特性,但是不知道有什么具体的应用,各位有没有见到哪里用上了FRAM的MSP430或者纯粹的FRAM存储器也行。 ...
x1816 微控制器 MCU
RL78族用户手册软件篇
这个找了好久. 128443 128443...
witin 瑞萨MCU/MPU
usb设备驱动程序之u盘设备驱动程序
我最近做一个usb设备驱动程序主要针对在linux系统下的u盘使用。。 我看了linux源代码下面的 usb-skeleton..发现usb设备驱动程序只是完成了设备打开。数据的传输和相关控制。。 ......
kakashi2010 嵌入式系统
求各种型号继电器的选用方法?
请资深人员给出各种型号继电器的用途比较 然后讲讲哪种要好点,怎么选用好?...
xuzongjin 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 898  2564  1608  2317  1402  19  52  33  47  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved