电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS880V36BT-300

产品描述512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小428KB,共23页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS880V36BT-300概述

512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs

GS880V36BT-300规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codeunknow
ECCN代码3A991.B.2.B
最长访问时间5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度9437184 bi
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS880V18/32/36BT-333/300/250/200
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• Pb-Free 100-lead TQFP package available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
333 MHz–200 MHz
1.8 V V
DD
1.8 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS880V18/32/36BT is a SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS880V18/32/36BT operates on a 1.8 V power supply.
All input are 1.8 V compatible. Separate output power (V
DDQ
)
pins are used to decouple output noise from the internal circuits
and are 1.8 V compatible.
Functional Description
Applications
The GS880V18/32/36BT is a 9,437,184-bit (8,388,608-bit for
x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Parameter Synopsis
-333
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
2.5
3.0
245
275
4.5
4.5
195
220
-300
2.5
3.3
225
250
5.0
5.0
180
200
-250
2.5
4.0
195
220
5.5
5.5
155
175
-200
3.0
5.0
165
185
6.5
6.5
140
155
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.02 3/2005
1/23
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
重量级文档--基于AT91RM9200 OHCI的USB主机
基于AT91RM9200 OHCI的USB主机 1 第一部分 概述... 4 1.1 前言... 4 1.2 背景介绍... 4 1.3 总体架构... 5 2 第二部分 寄存器读写接口... 8 2.1 寄存器层(说明)... 8 2.2 寄存器(初 ......
chenzhufly 嵌入式系统
【AD21】覆铜的时候如何设置覆铜到板边距离
如题,似乎AD从18开始之后就在引导使用者减少使用keepout层,尽量用机械层做板子的外框。如图,我这个板子使用的是Mechanical 1作为外框,可是按照规则设置,想要让覆铜和板框距离50mil,可是失 ......
我本将心向明月 PCB设计
泰克低电平大本营这些热门研究正在发生,速度解密!
泰克低电平大本营这些热门研究正在发生,速度解密活动开始啦~ >>点击进入活动 活动时间: 即日起——2021年8月15日 活动流程: 1、点击页面开始按钮,进入活动, ......
EEWORLD社区 测试/测量
当需要较大放大倍数时往往采用多级放大,这是基于什么考虑?
帮助朋友问的问题,请各位大侠指点迷津,多谢!eeworldpostqq...
永不言败 ADI 工业技术
卸载程序是如何实现:卸载程序执行完毕卸载程序被删除
是不是卸载程序中执行了删除自己的操作,应用程序一旦执行,删除操作就会被拒绝,谁能告诉我是怎么实现的. ...
wjsfle 嵌入式系统
一个初级电学问题,把我弄懵了!
在研究PH电路时,有个问题把我给弄懵了。PH电极有两个物理电极,“参比电极”和“测量电极”。 参比电极不随PH值变化,测量电极随H+浓度变化,只要测量两个电极的电压差, ......
bigbat 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1343  1165  732  1777  2495  28  24  15  36  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved