电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT70V7599S-200BFI

产品描述HIGH-SPEED 3.3V 128K x 36 SYNCHRONOUS BANK-SWITCHABLE DUAL-PORT STATIC RAM WITH 3.3V OR 2.5V INTERFACE
文件大小291KB,共22页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT70V7599S-200BFI概述

HIGH-SPEED 3.3V 128K x 36 SYNCHRONOUS BANK-SWITCHABLE DUAL-PORT STATIC RAM WITH 3.3V OR 2.5V INTERFACE

文档预览

下载PDF文档
HIGH-SPEED 3.3V 128K x 36
SYNCHRONOUS
BANK-SWITCHABLE
DUAL-PORT STATIC RAM
WITH 3.3V OR 2.5V INTERFACE
Features:
x
IDT70V7599S
x
x
x
x
x
x
128K x 36 Synchronous Bank-Switchable Dual-ported
SRAM Architecture
64 independent 2K x 36 banks
– 4 megabits of memory on chip
Bank access controlled via bank address pins
High-speed data access
– Commercial: 3.4ns (200MHz)/3.6ns (166MHz)/
4.2ns (133MHz) (max.)
– Industrial: 3.6ns (166MHz)/4.2ns (133MHz) (max.)
Selectable Pipelined or Flow-Through output mode
Counter enable and repeat features
Dual chip enables allow for depth expansion without
additional logic
Full synchronous operation on both ports
– 5ns cycle time, 200MHz operation (14Gbps bandwidth)
– Fast 3.4ns clock to data out
x
x
x
x
x
x
– 1.5ns setup to clock and 0.5ns hold on all control, data, and
address inputs @ 200MHz
– Data input, address, byte enable and control registers
– Self-timed write allows fast cycle time
Separate byte controls for multiplexed bus and bus
matching compatibility
LVTTL- compatible, 3.3V (±150mV) power supply
for core
LVTTL compatible, selectable 3.3V (±150mV) or 2.5V
(±100mV) power supply for I/Os and control signals on
each port
Industrial temperature range (-40°C to +85°C) is
available at 166MHz and 133MHz
Available in a 208-pin Plastic Quad Flatpack (PQFP),
208-pin fine pitch Ball Grid Array (fpBGA), and 256-pin Ball
Grid Array (BGA)
Supports JTAG features compliant with IEEE 1149.1
Functional Block Diagram
PL/FT
L
OPT
L
CLK
L
ADS
L
CNTEN
L
REPEAT
L
R/W
L
CE
0L
CE
1L
BE
3L
BE
2L
BE
1L
BE
0L
OE
L
PL/FT
R
OPT
R
CLK
R
ADS
R
CNTEN
R
REPEAT
R
R/W
R
CE
0R
CE
1R
BE
3R
BE
2R
BE
1R
BE
0R
OE
R
CONTROL
LOGIC
MUX
2Kx36
MEMORY
ARRAY
(BANK 0)
MUX
CONTROL
LOGIC
I/O
0L-35L
I/O
CONTROL
MUX
2Kx36
MEMORY
ARRAY
(BANK 1)
MUX
I/O
CONTROL
I/O
0R-35R
A
10L
A
0L
BA
5L
BA
4L
BA
3L
BA
2L
BA
1L
BA
0L
ADDRESS
DECODE
ADDRESS
DECODE
A
10R
A
0R
BA
5R
BA
4R
BA
3R
BA
2R
BA
1R
BA
0R
BANK
DECODE
MUX
2Kx36
MEMORY
ARRAY
(BANK 63)
BANK
DECODE
NOTE:
1. The Bank-Switchable dual-port uses a true SRAM
core instead of the traditional dual-port SRAM core.
As a result, it has unique operating characteristics.
Please refer to the functional description on page 19
for details.
MUX
,
TDI
TDO
JTAG
TMS
TCK
TRST
5626 drw 01
DECEMBER 2002
1
DSC 5626/4
©2002 Integrated Device Technology, Inc.
问一下各位大侠。
一个绿杨YB4325示波器,开机后有时正常,有时不正常,具体情况如下: 首先是正常情况,请注意一下两条基波的位置和形状。 85806 这是不正常的开机状态,没有字符了,而且CH1的基波上 ......
ekkiller DIY/开源硬件专区
Google趋势VS百度指数,二者均不甘示弱
Google趋势VS百度指数,二者均不甘示弱 昨日上午,Google (谷歌)宣布Google Trends(谷歌趋势)中文版正式上线。下午,百度也宣布,其“百度指数”产品进行升级并全新上线。 Google Trends(谷歌 ......
wo2000ailuo 聊聊、笑笑、闹闹
[忙里偷闲学习ufun_2]STM32CUBEMX配置软件芯片生成C代码
本帖最后由 boming 于 2016-7-29 19:45 编辑 一。打开CubeMX软件,新建一个项目 250817 二。选择型号 250818 四。保存一下 250819 五。点击引脚,弹出对话框,选择要配成的引脚 25082 ......
boming stm32/stm8
求助看门狗清不掉的问题
程序如下 最开头 WDTCTL = WDT_ARST_1000; //OPEN WDT , 1SECOND RESET // WDTCTL=WDTPW +WDTHOLD; FLL_CTL0 |= XCAP18PF; while(1) { _BIS_SR(LPM3_bits);// Enter L ......
ziyangcao 微控制器 MCU
智能抢答器
设计一个8路抢答计时器(1)当有某一个参赛者下按抢答开关时。相应显示灯亮。并伴有声响;且此时抢答器不再接受其他输入信号; (2)电路具有回答问题时间控制功能。要求回答问题时间小于等于120 ......
想你寂寞 FPGA/CPLD
CCS链接出错
我的文件链接出错: 提示信息如下: <Linking> >> watchdog.cmd: error: system error, can\'t open file \'vectors.obj\' for input: No such file or directory > ......
svfya DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 288  1360  305  2888  2412  6  28  7  59  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved