电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V2558S166PF8

产品描述TQFP-100, Reel
产品类别存储   
文件大小502KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V2558S166PF8概述

TQFP-100, Reel

71V2558S166PF8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明LQFP, QFP100,.63X.87
针数100
制造商包装代码PK100
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
Is SamacsysN
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18
IDT71V2556S/XS
3.3V Synchronous ZBT™ SRAMs
IDT71V2558S/XS
2.5V I/O, Burst Counter
IDT71V2556SA/XSA
Pipelined Outputs
IDT71V2558SA/XSA
Features
Description
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
W
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 2.5V I/O Supply (V
DDQ)
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
complaint)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
The IDT71V2556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus cycles
when turning the bus around between reads and writes, or writes and
reads. Thus, they have been given the name ZBT
TM
, or Zero Bus
Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and two cycles later the associated data cycle occurs, be it read
or write.
The IDT71V2556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V2556/58 to
be suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state two cycles after chip is deselected or a write is
initiated.
The IDT71V2556/58 has an on-chip burst counter. In the burst mode,
the IDT71V2556/58 can provide four cycles of data for a single address
presented to the SRAM. The order of the burst sequence is defined by the
LBO
input pin. The
LBO
pin selects between linear and interleaved burst
sequence. The ADV/LD signal is used to load a new external address
(ADV/LD = LOW) or increment the internal burst counter (ADV/LD =
HIGH).
The IDT71V2556/58 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
1
©2007 Integrated Device Technology, Inc.
FEBRUARY 2007
DSC-4875/09
4875 tbl 01
非宽屏显示器能显示宽屏的信号吗
如题!我用普通显示器 显示 ,貌似显示不出来。想确定下 是不是硬件问题!...
fujia 嵌入式系统
基于LabVIEW的振动测试
基于LabVIEW的振动测试...
安_然 测试/测量
用运放LM258做射随出问题了
用运放LM258做射随,供电是3.3V,为什么输入3V的时候,输出只有2V。 ...
elvike 模拟电子
PXA270对片外奇地址寄存器的读写
现在在做PXA270的扩展串口驱动,扩展串口芯片为XR16L5800.扩展芯片有3条地址线和8条数据线分别于270的总线连接,片选为nCS4.现在存在的问题是只能对扩展芯片的偶地址寄存器进行读写,不能对奇地 ......
rebor03 嵌入式系统
热吹风机系统---热敏电阻测温
其中有一个测温部分,通过A/D转换计算出电阻值查表得到温度值,可使当温度是30度时,再升高就直接跳到34度,在升高就是38度,使我设置的温度为32度,33度35度,36度......时总跟实际温度有误差 ......
我的初恋---电子 51单片机
看门狗集EEPROM x28045
里面有源程序,调试正常,可以直接调用...
linxue968 DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1919  1703  1803  276  2009  35  33  36  13  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved