电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

595AF155M520DG

产品描述VCXO Oscillators SINGLE VCXO 0.7 ps RMS JTR
产品类别无源元件   
文件大小288KB,共15页
制造商Silicon Laboratories
标准
下载文档 详细参数 全文预览

595AF155M520DG在线购买

供应商 器件名称 价格 最低购买 库存  
595AF155M520DG - - 点击查看 点击购买

595AF155M520DG概述

VCXO Oscillators SINGLE VCXO 0.7 ps RMS JTR

595AF155M520DG规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
VCXO Oscillators
RoHSDetails
系列
Packaging
Tray
工厂包装数量
Factory Pack Quantity
50

文档预览

下载PDF文档
R
EVISION
D
Si595
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10
TO
810 MH
Z
Features
Available with any-rate output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with
superior jitter performance
Internal fixed fundamental mode
crystal frequency ensures high
reliability and low aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry standard 5x7 and
3.2x5 mm packages
Pb-free/RoHS-compliant
–40 to +85 ºC operating range
Si5602
Applications
Ordering Information:
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
FTTx
Clock recovery and jitter cleanup PLLs
FPGA/ASIC clock generation
See page 8.
Pin Assignments:
See page 7.
(Top View)
V
C
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Description
The Si595 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si595 is available with
any-rate output frequency from 10 to 810 MHz. Unlike traditional VCXOs,
where a different crystal is required for each output frequency, the Si595
uses one fixed crystal to provide a wide range of output frequencies. This IC-
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides supply noise rejection, simplifying the task of generating low-jitter
clocks in noisy environments. The Si595 IC-based VCXO is factory-
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, tuning slope, and absolute pull range (APR).
Specific configurations are factory programmed at time of shipment, thereby
eliminating the long lead times associated with custom oscillators.
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10–810 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
OE
GND
Rev. 1.3 12/17
Copyright © 2017 by Silicon Laboratories
Si595
请教,从单片机到ARM的转行,大家是怎么做的?
是自学后达到要求再跳槽的?还是,先找到ARM方面的工作(不知可行性如何),在工作中学习的?...
lfdam ARM技术
发现vxWorks task的一个大bug,欢迎讨论!
static VOID PersistentConnectionHandler_test(void) { taskDelete(taskIdSelf()); } extern void TEST_HTTPD_LOOP() { while (1) { taskDelay(1*sysClkRateGet ......
fdsafsdfsadf 实时操作系统RTOS
赛前准备
大家在赛前的元器件都准备的怎么样了啊!都准备了哪些东西啊!...
尘封的记忆hu 电子竞赛
高分请教关于BISS0001的一些问题!!
http://photo.163.com/258736615/big/#aid=100989941&id=6060670634 192910 如上图 请教一下红圈子中的所有元件及参数的意义。 包括R6\C3 ,R8\C5 ,R5\C2 ,R7\C4 ,它们在整个电路所 ......
bjanzhuang 嵌入式系统
创建一个NIOS环境的视频教程
视频内容为如何创建一个NIOS环境的视频教程,入门级的,很不错...
vikee1232 FPGA/CPLD
谁知道为什么AVR要用熔丝位和高压编程器?
这样有什么意义呢?高压编程究竟是什么原理呢?...
migasa 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 899  533  2876  541  2852  34  51  41  46  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved