电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

599NCA000107DG

产品描述Programmable Oscillators PRGRMMBL VCXO 8 PIN 0.7PS RS JTR (NCNR)
产品类别无源元件   
文件大小515KB,共28页
制造商Silicon Laboratories
标准
下载文档 详细参数 全文预览

599NCA000107DG在线购买

供应商 器件名称 价格 最低购买 库存  
599NCA000107DG - - 点击查看 点击购买

599NCA000107DG概述

Programmable Oscillators PRGRMMBL VCXO 8 PIN 0.7PS RS JTR (NCNR)

599NCA000107DG规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Programmable Oscillators
RoHSDetails
频率
Frequency
10 MHz
频率稳定性
Frequency Stability
50 PPM
工作电源电压
Operating Supply Voltage
3.3 V
产品
Product
VCXO
端接类型
Termination Style
SMD/SMT
封装 / 箱体
Package / Case
7 mm x 5 mm
长度
Length
7 mm
宽度
Width
5 mm
高度
Height
1.65 mm
系列
Packaging
Bulk
安装风格
Mounting Style
SMD/SMT
工厂包装数量
Factory Pack Quantity
1
单位重量
Unit Weight
0.006562 oz

文档预览

下载PDF文档
Si 5 9 8 / S i 5 9 9
10–810 M H
Z
I
2
C P
ROGRAMMABLE
XO/VCXO
Features
I
2
C programmable output
frequencies from 10 to 810 MHz
0.5 ps RMS phase jitter
Superior power supply rejection:
0.3–0.4 ps additive jitter
Available LVPECL, CMOS, LVDS,
and CML outputs
1.8, 2.5, or 3.3 V supply
Pin- and register-compatible with
Si570/571
Programmable with 28 parts per
trillion frequency resolution
Integrated crystal provides stability
and low phase noise
Frequency changes up to
±3500 ppm are glitchless
–40 to 85 °C operation
Industry-standard 5x7 mm package
Si5602
Applications
Ordering Information:
SONET / SDH / xDSL
Ethernet / Fibre Channel
3G SDI / HD SDI
Multi-rate PLLs
Multi-rate reference clocks
Frequency margining
Digital PLLs
CPU / FPGA FIFO control
Adaptive synchronization
Agile RF local oscillators
See page 22.
Pin Assignments:
See page 21.
(Top View)
SDA
7
NC
1
2
3
8
SCL
6
5
4
V
DD
Description
The Si598 XO/Si599 VCXO utilizes Silicon Laboratories' advanced DSPLL®
circuitry to provide a low-jitter clock at any frequency. They are user-
programmable to any output frequency from 10 to 810 MHz with 28 parts per
trillion (PPT) resolution. The device is programmed via a 2-pin I
2
C compatible
serial interface. The wide frequency range and ultra-fine programming resolution
make these devices ideal for applications that require in-circuit dynamic frequency
adjustments or multi-rate operation with non-integer related rates. Using an
integrated crystal, these devices provide stable low jitter frequency synthesis and
replace multiple XOs, clock generators, and DAC controlled VCXOs.
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Power Supply Filtering
Si598
SDA
Fixed
Frequency
Oscillator
Any Frequency
DSPLL®
10 to 810 MHz
Clock Synthesis
CLK+
CLK–
7
V
C
1
2
3
8
SCL
6
5
4
V
DD
Vc
(Si599)
OE
CLK–
CLK+
ADC
I2C Interface
GND
SDA
SCL
GND
Si599
Rev. 1.0 11/11
Copyright © 2011 by Silicon Laboratories
Si598/Si599

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2924  2700  974  304  830  55  21  24  53  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved