CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:
1.
JA
is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
Electrical Specifications
AV
EE
, DV
EE
= -4.94 to -5.46V, V
CC
= +4.75 to +5.25V, V
REF
= Internal
T
A
= 25
o
C for All Typical Values
HI5731BI
T
A
= -40
o
C TO 85
o
C
PARAMETER
SYSTEM PERFORMANCE
Resolution
Integral Linearity Error, INL
Differential Linearity Error, DNL
Offset Error, I
OS
Full Scale Gain Error, FSE
Full Scale Gain Drift
Offset Drift Coefficient
Full Scale Output Current, I
FS
Output Voltage Compliance Range
DYNAMIC CHARACTERISTICS
Throughput Rate
Output Voltage Full Scale Step
Settling Time, t
SETT
, Full Scale
Singlet Glitch Area, GE (Peak)
Doublet Glitch Area, (Net)
Output Slew Rate
Output Rise Time
Output Fall Time
Spurious Free Dynamic Range within a Window
(Note 3)
(Note 3)
(Note 3)
TEST CONDITIONS
MIN
TYP
MAX
UNITS
12
(Note 4) (“Best Fit” Straight Line)
(Note 4)
(Note 4)
(Notes 2, 4)
With Internal Reference
(Note 3)
-
-
-
-
-
-
-
-1.25
-
0.75
0.5
20
1
50
-
20.48
-
-
1.5
1.0
75
10
-
0.05
-
0
Bits
LSB
LSB
A
%
ppm
FSR/
o
C
A/
o
C
mA
V
100
-
-
-
-
20
5
3
1,000
675
470
85
77
75
80
78
79
-
-
-
-
-
-
-
-
-
-
-
-
-
MSPS
ns
pV-s
pV-s
V/s
ps
ps
dBc
dBc
dBc
dBc
dBc
dBc
To
0.5
LSB Error Band R
L
= 50
(Note 3)
R
L
= 50(Note 3)
R
L
= 50,DAC Operating in Latched Mode (Note 3)
R
L
= 50,DAC Operating in Latched Mode (Note 3)
R
L
= 50,DAC Operating in Latched Mode (Note 3)
f
CLK
= 10MSPS, f
OUT
= 1.23MHz, 2MHz Span
f
CLK
= 20MSPS, f
OUT
= 5.055MHz, 2MHz Span
f
CLK
= 40MSPS, f
OUT
= 16MHz, 10MHz Span
f
CLK
= 50MSPS, f
OUT
= 10.1MHz, 2MHz Span
f
CLK
= 80MSPS, f
OUT
= 5.1MHz, 2MHz Span
f
CLK
= 100MSPS, f
OUT
= 10.1MHz, 2MHz Span
-
-
-
-
-
-
-
-
-
FN4070 Rev 10.00
October 2, 2015
Page 3 of 18
HI5731
Electrical Specifications
AV
EE
, DV
EE
= -4.94 to -5.46V, V
CC
= +4.75 to +5.25V, V
REF
= Internal
T
A
= 25
o
C for All Typical Values
(Continued)
HI5731BI
T
A
= -40
o
C TO 85
o
C
PARAMETER
Spurious Free Dynamic Range to Nyquist
(Note 3)
TEST CONDITIONS
f
CLK
= 40MSPS, f
OUT
= 2.02MHz, 20MHz Span
f
CLK
= 80MSPS, f
OUT
= 2.02MHz, 40MHz Span
f
CLK
= 100MSPS, f
OUT
= 2.02MHz, 50MHz Span
REFERENCE/CONTROL AMPLIFIER
Internal Reference Voltage, V
REF
Internal Reference Voltage Drift
Internal Reference Output Current Sink/Source
Capability
Internal Reference Load Regulation
Input Impedance at REF OUT pin
Amplifier Large Signal Bandwidth (0.6V
P-P
)
Amplifier Small Signal Bandwidth (0.1V
P-P
)
Reference Input Impedance
Reference Input Multiplying Bandwidth (CTL IN)
DIGITAL INPUTS (D9-D0, CLK, INVERT)
Input Logic High Voltage, V
IH
Input Logic Low Voltage, V
IL
Input Logic Current, I
IH
Input Logic Current, I
IL
Digital Input Capacitance, C
IN
TIMING CHARACTERISTICS
Data Setup Time, t
SU
Data Hold Time, t
HLD
Propagation Delay Time, t
PD
CLK Pulse Width, t
PW1
, t
PW2
POWER SUPPLY CHARACTERISTICS
I
EEA
I
EED
I
CCD
Power Dissipation
Power Supply Rejection Ratio
NOTES:
2. Gain Error measured as the error in the ratio between the full scale output current and the current through R
SET
(typically 1.28mA). Ideally the
ratio should be 16.
3. Parameter guaranteed by design or characterization and not production tested.
4. All devices are 100% tested at 25
o
C.
5. Dynamic Range must be limited to a 1V swing within the compliance range.
(Note 4)
(Note 4)
(Note 4)
(Note 4)
V
CC
5%,
V
EE
5%
-
-
-
-
-
42
70
13
650
5
50
85
20
-
-
mA
mA
mA
mW
A/V
See Figure 1 (Note 3)
See Figure 1 (Note 3)
See Figure 1 (Note 3)
See Figure 1 (Note 3)
3.0
0.5
-
3.0
2.0
0.25
4.5
-
-
-
-
-
ns
ns
ns
ns
(Note 4)
(Note 4)
(Note 4)
(Note 4)
(Note 3)
2.0
-
-
-
-
-
-
-
-
3.0
-
0.8
400
700
-
V
V
A
A
pF
(Note 4)
(Note 3)
(Note 3)
I
REF
= 0 to I
REF
= -125A
(Note 3)
Sine Wave Input, to Slew Rate Limited (Note 3)
Sine Wave Input, to -3dB Loss (Note 3)
(Note 3)
R
L
= 50, 100mV Sine Wave, to -3dB Loss at I
OUT
(Note 3)
-1.27
-
-125
-
-
-
-
-
-
-1.23
175
-
50
1.4
3
10
12
200
-1.17
-
+50
-
-
-
-
-
-
V
V/
o
C
A
V
k
MHz
MHz
k
MHz
MIN
-
-
-
TYP
70
70
69
MAX
-
-
-
UNITS
dBc
dBc
dBc
FN4070 Rev 10.00
October 2, 2015
Page 4 of 18
HI5731
Timing Diagrams
50%
GLITCH AREA =
1
/
2
(H x W)
CLK
V
D11-D0
HEIGHT (H)
1
/
2
LSB ERROR BAND
I
OUT
WIDTH (W)
t
SETT
t
PD
t(ps)
FIGURE 1. FULL SCALE SETTLING TIME DIAGRAM
FIGURE 2. PEAK GLITCH AREA (SINGLET) MEASUREMENT
METHOD
t
PW1
t
PW2
CLK
t
SU
t
HLD
D11-D0
t
SU
t
HLD
t
SU
t
HLD
50%
t
PD
I
OUT
t
PD
t
PD
FIGURE 3. PROPAGATION DELAY, SETUP TIME, HOLD TIME AND MINIMUM PULSE WIDTH DIAGRAM