电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N3Q001EG-0138CDI8

产品描述Programmable Oscillators
产品类别无源元件   
文件大小170KB,共21页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

8N3Q001EG-0138CDI8在线购买

供应商 器件名称 价格 最低购买 库存  
8N3Q001EG-0138CDI8 - - 点击查看 点击购买

8N3Q001EG-0138CDI8概述

Programmable Oscillators

8N3Q001EG-0138CDI8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
Programmable Oscillators
产品
Product
XO

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N3Q001 REV G
DATA SHEET
General Description
The IDT8N3Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum of high clock frequency and low phase noise
performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 10-lead Ceramic 5mm x
7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N3Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to 4
independent PLL M and N divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVPECL clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.244ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.265ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
V
EE
3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
CC
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N3Q001
10-lead Ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N3Q001GCD REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
matlab编程用与dsp 有人做过吗?
matlab编程用与dsp 有人做过吗?最近想尝试下,有没有好的资料,分享下。...
安_然 DSP 与 ARM 处理器
避免MCU或编程语言干扰设计
作为经验丰富的嵌入式系统的开发人员,既有大型系统的经验(波音777飞行控制)又有小型单人项目(笔记本电脑热风扇控制)经验,应避开单台机器或语言的具体利弊,将更多的时间花在应用程序设计和构 ......
fish001 微控制器 MCU
高速PCB设计软件HyperLynx使用指南.
高速PCB设计软件HyperLynx使用指南....
fighting PCB设计
数字记步器
采用4位数字显示步数,传感器采用普通开关.每按一次开关记数一次 要用74LS390 74LS247 74LS08 等元件 哪位英雄帮帮我吧...
huquan0610 DIY/开源硬件专区
小题目求助
如何检测24位数中连续0的最大个数? 要求: 用组合逻辑实现,而且是VERILOG ...
eeleader-mcu FPGA/CPLD
【直播回顾】Q&A整理:恩智浦KW41颁奖礼(Thread/BLE双膜技术讲座)直播
直播回顾视频:点此观看 以下为参与恩智浦KW41大赛颁奖礼(Thread/BLE双模技术讲座)直播中,网友的问题和恩智浦官方反馈回来的答复。特别感谢弋方(恩智浦半导体大中华区无线MCU市场经理) ......
nmg NXP MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1254  1999  1161  1549  1105  41  8  20  57  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved