电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N3Q001FG-0133CDI8

产品描述Programmable Oscillators
产品类别无源元件   
文件大小170KB,共21页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

8N3Q001FG-0133CDI8在线购买

供应商 器件名称 价格 最低购买 库存  
8N3Q001FG-0133CDI8 - - 点击查看 点击购买

8N3Q001FG-0133CDI8概述

Programmable Oscillators

8N3Q001FG-0133CDI8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
Programmable Oscillators
产品
Product
XO

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N3Q001 REV G
DATA SHEET
General Description
The IDT8N3Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum of high clock frequency and low phase noise
performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 10-lead Ceramic 5mm x
7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N3Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to 4
independent PLL M and N divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVPECL clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.244ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.265ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
V
EE
3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
CC
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N3Q001
10-lead Ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N3Q001GCD REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
南华大学黄智伟 备战2013电子设计竞赛 “仪器仪表类”赛题分析
本帖最后由 paulhyde 于 2014-9-15 03:33 编辑 南华大学黄智伟 备战2013电子设计竞赛 “仪器仪表类”赛题分析 1. 历届的“仪器仪表类”赛题 在10届电子设计竞赛中,“仪器仪表类”赛题 ......
黄智伟 电子竞赛
0分帖...
0...
lamborghini 嵌入式系统
NIOS II 软核中EPCS配置芯片的存储操作
用CYCLONE FPGA做的视频图像叠加板需要存储一些用户配置信息,而EPCS4配置芯片除了存储FPGA配置信息和NIOS II程序外,还有很多存储空间剩余未使用,刚好可以用来做用户配置信息存储。 折腾了挺 ......
fish001 DSP 与 ARM 处理器
模拟电路一日通1.0
http://www.headphoneclub.com/Soft/Class2/200401/2.html...
ghfu 模拟电子
【问TI】以太网传输速度问题
我用uip 协议栈写LM3S8962以太网时,在前面已经初始化了,在while里面写udp_send(UdpPcb,p);,让它连续发送,可是我打开调试软件,要等几十秒钟才会有数据,并且数据传输速度只有一千多b/s,这 ......
飞龙飞龙 微控制器 MCU
刚下载了这本书,感觉不错,弱弱地问一下有源码吗?
刚刚下载了这本书,下载的名字和书名略不同,打开书名是:ARM9嵌入式系统+无线通信开发平台实验指导书,略看一下感觉不错,可仔细一看,炸没源码的?...
光哥83 ARM技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2268  767  217  218  2697  48  4  15  6  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved