电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT23S08T-4

产品描述2.5V ZERO DELAY CLOCK MULTIPLIER, SPREAD SPECTRUM COMPATIBLE
文件大小46KB,共6页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT23S08T-4概述

2.5V ZERO DELAY CLOCK MULTIPLIER, SPREAD SPECTRUM COMPATIBLE

文档预览

下载PDF文档
IDT23S08T
2.5V ZERO DELAY CLOCK MULTIPLIER
COMMERCIAL TEMPERATURE RANGE
2.5V ZERO DELAY CLOCK
MULTIPLIER, SPREAD
SPECTRUM COMPATIBLE
FEATURES:
DESCRIPTION:
IDT23S08T
ADVANCE
INFORMATION
• Phase-Lock Loop Clock Distribution for Applications ranging
from 10MHz to 133MHz operating frequency
• Distributes one clock input to two banks of four outputs
• Separate output enable for each output bank
• External feedback (FBK) pin is used to synchronize the outputs
to the clock input
• Output Skew <200 ps
• Low jitter <200 ps cycle-to-cycle
• 1/2x, 1x, 2x, 4x output options (see table):
– IDT23S08T-1 1x
– IDT23S08T-2 1x, 2x
– IDT23S08T-3 2x, 4x
– IDT23S08T-4 2x
– IDT23S08T-5 1/2x
• No external RC network required
• Operates at 2.5V V
DD
• Spread spectrum compatible
• Available in SOIC package
The IDT23S08T is a high-speed phase-lock loop (PLL) clock multiplier. It
is designed to address high-speed clock distribution and multiplication applica-
tions. The zero delay is achieved by aligning the phase between the incoming
clock and the output clock, operable within the range of 10 to 133MHz.
The IDT23S08T has two banks of four outputs each that are controlled via
two select addresses. By proper selection of input addresses, both banks can
be put in tri-state mode. In test mode, the PLL is turned off, and the input clock
directly drives the outputs for system testing purposes. In the absence of an
input clock, the IDT23S08T enters power down. In this mode, the device will
draw less than 12µA, and the outputs are tri-stated.
The IDT23S08T is available in six unique configurations for both pre-
scaling and multiplication of the Input REF Clock. (See available options
table.)
The PLL is closed externally to provide more flexibility by allowing the user
to control the delay between the input clock and the outputs.
The IDT23S08T is characterized for Commercial operation.
FUNCTIONAL BLOCK DIAGRAM
(-3, -4)
FBK
REF
16
1
2
(-5)
3
CLKA2
2
PLL
2
CLKA1
14
CLKA3
15
CLKA4
S2
S1
8
9
Control
Logic
(-2, -3)
2
6
CLKB1
7
CLKB2
10
CLKB3
11
CLKB4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
1
c
2003
Integrated Device Technology, Inc.
NOVEMBER 2003
DSC - 6510/4
launchpad 呼吸灯+中断灯
#include "msp430g2553.h" static long int RCC; static unsigned int DIR; void delay_nus(unsigned n) { unsigned int i,j; for(i=0;i...
keeryq 微控制器 MCU
stm32I2C在keil里的频率怎么设置
板子上用的是外置的11.0592M 的, 调试时,不管我怎么设置pll的倍频数,I2C的调试窗口总是显示freq设置错误。不明白这个设置还有什么讲究吗?我看了那个函数,是取了硬件时钟后自己设置的 ......
thtgan stm32/stm8
驱动器输出滤波电路
目前做了一款驱动器板子,驱动输出峰值处杂波太大,会出现不规律啸叫,外围搭建了一个简单滤波,但是效果不太明显,而且上电30秒左右电容爆掉了,求助各位给些建议和指导。 有没有更好一点的 ......
见习男神 模拟电子
WinowsXP下读取的汉字传输到WinCE系统下后的显示问题
我写的一个在winCE下运行的程序显示从WindowsXp系统发过来的读取TXT文件得到的汉字数据,但是总是显示方框,我用MultiByteToWideChar()强制转化后显示“??”,请问如何解决? 代码如下: ......
UUG 嵌入式系统
设计灵活、高性能的嵌入式系统
您的下一个嵌入式系统设计项目需要的是什么:是可以让您轻松地定制设计的灵活的系统元件,还是额外的性能空间,以便您在设计周期中加入更多的功能?为什么要让自己承受过度的开发压力,并且只能 ......
gfd 嵌入式系统
ccs7.4怎么将例程下载到TMS320F28377S中,希望有详细步骤
ccs7.4怎么将例程下载到TMS320F28377S中,希望有详细步骤 ...
hetenghong DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1516  637  543  1828  2382  55  49  24  25  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved