电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V2577YSA75BG

产品描述128K x 36,256K x 18 3.3V Synchronous SRAMs 2.5V I/O,Flow-Through Outputs Burst Counter,Single Cycle Deselect
文件大小293KB,共22页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71V2577YSA75BG概述

128K x 36,256K x 18 3.3V Synchronous SRAMs 2.5V I/O,Flow-Through Outputs Burst Counter,Single Cycle Deselect

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous SRAMs
2.5V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
x
x
IDT71V2577S
IDT71V2579S
IDT71V2577SA
IDT71V2579SA
Description
The IDT71V2577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V2577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to
generate a self-timed write based upon a decision which can be left until
the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V2577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V2577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
4877 tbl 01
x
x
x
x
x
x
x
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array (fBGA)
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V2579.
1
© 2003 ntegrated Device Technology, Inc.
JUNE 2003
DSC-4877/08
我写了个系统时钟初始化的程序,但是测试的时候发现XT2CLK不是方波
95885 示波器说检测到了正弦波…… 我的晶振是24MHz 单片机是MSP430F5438A 程序如下:void SystemClockInitial() { P5SEL |= 0x0c; //选择P5.2,P5.3为XT1引脚 P7SEL |= 0X03; ......
yang坤兴 微控制器 MCU
uboot加载Linux内核在Image进入run_init_process()后串口输出“乱码”问题?
U-Boot 2014.07 (Dec 02 2014 - 11:13:37) Serial Clock 60MHz,115200bps,Async Mode. DRAM: 512 MiB WARNING: Caches not enabled Using default environment In: serial Out: ser ......
qinkaiabc ARM技术
s3c2440_sd_Linux_driver 程序
s3c2440_sd_Linux_driver...
saint_fang Linux开发
EEWORLD下载中心鼎力奉献--史上最成功的集成电路--555电路设计专题
EEWORLD下载中心鼎力奉献--历史上最成功的集成电路--555集成电路设计专题 如果要电子爱好者把平时最常见、应用最广泛的集成电路做个排名,那么大名鼎鼎的555时基集成电路肯定是首屈一指的了 ......
tiankai001 下载中心专版
TI AM335x 双网络 嵌入式开发板硬件手册!(设计底板可参考)
TI AM335x嵌入式开发板硬件手册 356430 356429 此内容由EEWORLD论坛网友szypf2011原创,如需转载或用于商业用途需征得作者同意并注明出处 ...
szypf2011 ARM技术
ByteBlaster II制作
工欲善其事必先利其器,为了方便自己学习所以先后做了ByteBlaster II和USB Blaster下载线,ByteBlaster II焊接结束,试验成功!!!上图了! 64638 64639 64640 64641...
zhangkai0215 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2714  1808  2260  1293  1979  55  37  46  27  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved