电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V67902S80BQ

产品描述256K X 36, 512K X 18 3.3V Synchronous SRAMs 2.5V I/O, Burst Counter Flow-Through Outputs, Single Cycle Deselect
文件大小516KB,共23页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71V67902S80BQ概述

256K X 36, 512K X 18 3.3V Synchronous SRAMs 2.5V I/O, Burst Counter Flow-Through Outputs, Single Cycle Deselect

文档预览

下载PDF文档
256K X 36, 512K X 18
IDT71V67702
3.3V Synchronous SRAMs
IDT71V67902
2.5V I/O, Burst Counter
Flow-Through Outputs, Single Cycle Deselect
Features
x
x
x
x
x
x
x
x
256K x 36, 512K x 18 memory configurations
Supports fast access times:
– 7.5ns up to 117MHz clock frequency
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW byte write
GW),
GW
enable (BWE and byte writes (BW
BWE),
BWx)
BWE
BW
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O supply (V
DDQ
)
Packaged in a JEDEC Standard 100-pin thin plastic quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array (fBGA).
Description
The IDT71V67702/7902 are high-speed SRAMs organized as
256K x 36/512K x 18. The IDT71V67702/7902 SRAMs contain write,
data, address and control registers. There are no registers in the data
output path (flow-through architecture). Internal logic allows the SRAM to
generate a self-timed write based upon a decision which can be left until
the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V67702/7902 can provide four cycles of
data for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V67702/7902 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
5317 tbl 01
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V67902.
DECEMBER 2003
1
©2002 Integrated Device Technology, Inc.
DSC-5317/08
电路仿真哪家强?
本帖最后由 fish001 于 2018-11-13 21:03 编辑 电子电路仿真技术是当今相关专业学习者及工作者必须掌握的技术之一,它有诸多优点: 第一,电子电路仿真软件一般都有海量而齐全的电子元 ......
fish001 模拟与混合信号
串口技术
串行通信接口标准经过使用和发展,目前已经有几种。但都是在RS-232标准的基础上经过改进而形成的。所以,以RS-232C为主来讨论。RS-323C标准是美国EIA(电子工业联合会)与BELL等公司一起开发的19 ......
jek9528 工业自动化与控制
MSP430全系列单片机 74HC595/74LS595 SPI总线驱动程序
/******************************************************** *74HC595.c for MSP430各个系列单片机 * 可移植性好,只需修改宏定义和端口的初始化 * by 追梦 2011-3-19 **************** ......
qinkaiabc 微控制器 MCU
VS2005下定制WINCE6.0并导出SDK
最近要做个WINCE6.0上的项目,在eBox2300上跑。目前VS2005,VS2005SP1,Windows Embedded CE 6.0,Windows Embedded CE 6.0 Platform Builder Service Pack 1都安装了。有几个问下,请教一下: 1. ......
chokee 嵌入式系统
【已解决】CS5513读出的数据无法达到最大值
本帖最后由 Tobey 于 2017-4-18 09:29 编辑 硬件: stm32f103 cs5513 开发环境: keil v5.20 问题: 基于stm32f103芯片读取CS5513的ADC值,CS5513为24 ......
Tobey stm32/stm8
用evc开发的软件,如何调用右上角的关闭按钮
我用SHDoneButton(m_hWnd, SHDB_HIDE)把右上角的OK按钮隐藏掉,显示关闭按钮。 现在想在点击关闭按钮时,保存一些信息。请问相关的函数是什么? 我试过OnClose(),OnCancelModel()等,都不是。请指 ......
mikeylover 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1145  856  22  1886  224  51  26  39  28  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved