电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS62WV2568BLL-55TLI-TR

产品描述SRAM 2Mb 256Kx8 55ns Async SRAM
产品类别存储   
文件大小443KB,共14页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
标准
下载文档 详细参数 全文预览

IS62WV2568BLL-55TLI-TR在线购买

供应商 器件名称 价格 最低购买 库存  
IS62WV2568BLL-55TLI-TR - - 点击查看 点击购买

IS62WV2568BLL-55TLI-TR概述

SRAM 2Mb 256Kx8 55ns Async SRAM

IS62WV2568BLL-55TLI-TR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
SRAM
RoHSDetails
Memory Size2 Mbit
Organization256 k x 8
Access Time55 ns
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
2.5 V
Supply Current - Max15 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TSOP-32
系列
Packaging
Reel
数据速率
Data Rate
SDR
类型
Type
Asynchronous
Number of Ports1
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
1500

文档预览

下载PDF文档
IS62WV2568ALL
IS62WV2568BLL
256K x 8 LOW VOLTAGE,
ULTRA LOW POWER CMOS STATIC RAM
FEATURES
• High-speed access time: 45ns, 55ns, 70ns
• CMOS low power operation
– 36 mW (typical) operating
– 9 µW (typical) CMOS standby
• TTL compatible interface levels
• Single power supply
– 1.65V--2.2V V
cc
(62WV2568ALL)
– 2.5V--3.6V V
cc
(62WV2568BLL)
• Fully static operation: no clock or refresh
required
• Three state outputs
• Industrial temperature available
• Lead-free available
JANUARY 2010
DESCRIPTION
The
ISSI
IS62WV2568ALL / IS62WV2568BLL are high-
speed, 2M bit static RAMs organized as 256K words
by 8 bits. It is fabricated using
ISSI
's high-performance
CMOS technology. This highly reliable process coupled
with innovative circuit design techniques, yields high-
performance and low power consumption devices.
When
CS1
is HIGH (deselected) or when CS2 is LOW
(deselected) , the device assumes a standby mode at
which the power dissipation can be reduced down with
CMOS input levels.
Easy memory expansion is provided by using Chip Enable
and Output Enable inputs. The active LOW Write Enable
(WE)
controls both writing and reading of the memory.
The IS62WV2568ALL and IS62WV2568BLL are packaged
in the JEDEC standard 32-pin TSOP (TYPE I), sTSOP
(TYPE I), and 36-pin mini BGA.
FUNCTIONAL BLOCK DIAGRAM
A0-A17
DECODER
256K x 8
MEMORY ARRAY
VCC
GND
I/O
DATA
CIRCUIT
I/O0-I/O7
COLUMN I/O
CS2
CS1
OE
WE
CONTROL
CIRCUIT
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the lat-
est version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. H
1/6/10
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1414  2333  582  2453  1920  39  38  54  51  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved