电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ISPPAC-CLK5620V-01T100C

产品描述Clock Drivers & Distribution 3.3V 10-320MHz
产品类别逻辑    逻辑   
文件大小515KB,共49页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 详细参数 选型对比 全文预览

ISPPAC-CLK5620V-01T100C在线购买

供应商 器件名称 价格 最低购买 库存  
ISPPAC-CLK5620V-01T100C - - 点击查看 点击购买

ISPPAC-CLK5620V-01T100C概述

Clock Drivers & Distribution 3.3V 10-320MHz

ISPPAC-CLK5620V-01T100C规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Lattice(莱迪斯)
零件包装代码QFP
包装说明TQFP-100
针数100
Reach Compliance Codenot_compliant
ECCN代码EAR99
系列5600
输入调节DIFFERENTIAL MUX
JESD-30 代码S-PQFP-G100
JESD-609代码e0
长度14 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级3
功能数量1
反相输出次数
端子数量100
实输出次数20
最高工作温度70 °C
最低工作温度
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP100,.63SQ,20
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度)240
电源3.3 V
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.05 ns
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
最小 fmax320 MHz

文档预览

下载PDF文档
ispClock 5600 Family
In-System Programmable, Zero-Delay Clock Generator
with Universal Fan-Out Buffer
February 2005
Data Sheet
Features
10MHz to 320MHz Input/Output Operation
Low Output to Output Skew (<50ps)
Low Jitter Peak-to-Peak (<60ps)
Up to 20 Programmable Fan-out Buffers
• Programmable output standards and individual
enable controls
- LVTTL, LVCMOS, HSTL, SSTL, LVDS,
LVPECL
• Programmable output impedance
- 40 to 70
in 5
increments
• Programmable slew rate
• Up to 10 banks with individual V
CCO
and GND
- 1.5V, 1.8V, 2.5V, 3.3V
• Up to +/- 12ns skew range
• Coarse and fine adjustment modes
Up to Five Clock Frequency Domains
Flexible Clock Reference and External
Feedback Inputs
• Programmable input standards
- LVTTL, LVCMOS, SSTL, HSTL, LVDS,
LVPECL
• Clock A/B selection multiplexer
• Feedback A/B selection multiplexer
• Programmable termination
Four User-programmable Profiles Stored in
E
2
CMOS
®
Memory
• Supports both test and multiple operating
configurations
Fully Integrated High-Performance PLL
• Programmable lock detect
• Multiply and divide ratio controlled by
- Input divider (5 bits)
- Feedback divider (5 bits)
- Five output dividers (5 bits)
• Programmable On-chip Loop Filter
Precision Programmable Phase Adjustment
(Skew) Per Output
• 16 settings; minimum step size 195ps
- Locked to VCO frequency
Full JTAG Boundary Scan Test In-System
Programming Support
Exceptional Power Supply Noise Immunity
Commercial (0 to 70°C) and Industrial
(-40 to 85°C) Temperature Ranges
100-pin and 48-pin TQFP Packages
Applications
• Circuit board common clock generation and
distribution
• PLL-based frequency generation
• High fan-out clock buffer
• Zero-delay clock buffer
Product Family Block Diagram
LOCK DETECT
OUTPUT
DIVIDERS
BYPASS
MUX
*
V0
V1
V2
V3
V4
PLL CORE
Internal/External
Feedback
Select
*
OUTPUT
ROUTING
MATRIX
CLOCK OUTPUTS
SKEW
CONTROL
OUTPUT
DRIVERS
REFERENCE
INPUTS
M
PHASE/
FREQUENCY
DETECTOR
FILTER
VCO
N
FEEDBACK
INPUTS
JTAG
INTERFACE
&
E
2
CMOS
MEMORY
Multiple Profile
Management Logic
0
1
2
3
INTERNAL FEEDBACK PATH
* Input Available only on ispClock5620
© 2004 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
clk5600_02.1

ISPPAC-CLK5620V-01T100C相似产品对比

ISPPAC-CLK5620V-01T100C ISPPAC-CLK5610V-01TN48I ISPPAC-CLK5610V-01T48I ISPPAC-CLK5620V-01TN100C ISPPAC-CLK5620V-01T100I
描述 Clock Drivers & Distribution 3.3V 10-320MHz Clock Drivers & Distribution PROGRAMMABLE ZERO DELAY CL GEN Clock Drivers & Distribution PROGRAMMABLE ZERO DELAY CL GEN Clock Drivers & Distribution PROGRAMMABLE ZERO DELAY CL GEN Clock Drivers & Distribution PROGRAMMABLE ZERO DELAY CL GEN
是否无铅 含铅 不含铅 含铅 不含铅 含铅
是否Rohs认证 不符合 符合 不符合 符合 不符合
厂商名称 Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯)
零件包装代码 QFP QFP QFP QFP QFP
包装说明 TQFP-100 LFQFP, QFP48,.35SQ,20 TQFP-48 LFQFP, QFP100,.63SQ,20 TQFP-100
针数 100 48 48 100 100
Reach Compliance Code not_compliant compliant compliant compliant not_compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99
系列 5600 5600 5600 5600 5600
输入调节 DIFFERENTIAL MUX DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL MUX DIFFERENTIAL MUX
JESD-30 代码 S-PQFP-G100 S-PQFP-G48 S-PQFP-G48 S-PQFP-G100 S-PQFP-G100
JESD-609代码 e0 e3 e0 e3 e0
长度 14 mm 7 mm 7 mm 14 mm 14 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
湿度敏感等级 3 3 3 3 3
功能数量 1 1 1 1 1
端子数量 100 48 48 100 100
实输出次数 20 10 10 20 20
最高工作温度 70 °C 85 °C 85 °C 70 °C 85 °C
最低工作温度 - -40 °C -40 °C - -40 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LFQFP LFQFP LFQFP LFQFP LFQFP
封装等效代码 QFP100,.63SQ,20 QFP48,.35SQ,20 QFP48,.35SQ,20 QFP100,.63SQ,20 QFP100,.63SQ,20
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度) 240 260 240 260 240
电源 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.05 ns 0.05 ns 0.05 ns 0.05 ns 0.05 ns
座面最大高度 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES
温度等级 COMMERCIAL INDUSTRIAL INDUSTRIAL COMMERCIAL INDUSTRIAL
端子面层 Tin/Lead (Sn/Pb) Matte Tin (Sn) TIN LEAD Matte Tin (Sn) Tin/Lead (Sn/Pb)
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.5 mm 0.5 mm 0.5 mm 0.5 mm 0.5 mm
端子位置 QUAD QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 30 40 30 40 30
宽度 14 mm 7 mm 7 mm 14 mm 14 mm
最小 fmax 320 MHz 320 MHz 320 MHz 320 MHz 320 MHz

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 739  2903  2416  203  1298  17  22  27  23  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved