电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72211L20L

产品描述512 X 9 OTHER FIFO, 15 ns, PQCC32
产品类别存储   
文件大小131KB,共19页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT72211L20L概述

512 X 9 OTHER FIFO, 15 ns, PQCC32

512 × 9 其他先进先出, 15 ns, PQCC32

IDT72211L20L规格参数

参数名称属性值
功能数量1
端子数量32
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压5.5 V
最小供电/工作电压4.5 V
额定供电电压5 V
最大存取时间15 ns
加工封装描述PLASTIC, LCC-32
状态ACTIVE
工艺CMOS
包装形状RECTANGULAR
包装尺寸CHIP CARRIER
表面贴装Yes
端子形式J BEND
端子间距1.27 mm
端子涂层TIN LEAD
端子位置QUAD
包装材料PLASTIC/EPOXY
温度等级COMMERCIAL
内存宽度9
组织512 X 9
存储密度4608 deg
操作模式SYNCHRONOUS
位数512 words
位数512
周期25 ns
输出使能Yes
内存IC类型OTHER FIFO

文档预览

下载PDF文档
IDT72421/72201/72211/72221/72231/72241 CMOS SyncFIFO™
64 x 9, 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9
CMOS SyncFIFO™
64 X 9, 256 x 9, 512 x 9,
1024 X 9, 2048 X 9 and 4096 x 9
MILITARY AND COMMERCIAL TEMPERATURE RANGES
Integrated Device Technology, Inc.
IDT72421
IDT72201
IDT72211
IDT72221
IDT72231
IDT72241
FEATURES:
64 x 9-bit organization (IDT72421)
256 x 9-bit organization (IDT72201)
512 x 9-bit organization (IDT72211)
1024 x 9-bit organization (IDT72221)
2048 x 9-bit organization (IDT72231)
4096 x 9-bit organization (IDT72241)
12 ns read/write cycle time (IDT72421/72201/72211)
15 ns read/write cycle time (IDT72221/72231/72241)
Read and write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can
be set to any depth
Programmable Almost-Empty and Almost-Full flags
default to Empty+7, and Full-7, respectively
Output enable puts output data bus in high-impedance
state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC),
ceramic leadless chip carrier (LCC), and 32-pin Thin
Quad Flat Pack (TQFP)
For Through-Hole product please see the IDT72420/
72200/72210/72220/72230/72240 data sheet
Military product compliant to MIL-STD-883, Class B
DESCRIPTION:
The IDT72421/72201/72211/72221/72231/72241
SyncFIFO™ are very high-speed, low-power First-In, First-
Out (FIFO) memories with clocked read and write controls.
The IDT72421/72201/72211/72221/72231/72241 have a 64,
256, 512, 1024, 2048, and 4096 x 9-bit memory array,
respectively. These FIFOs are applicable for a wide variety of
data buffering needs such as graphics, local area networks
and interprocessor communication.
These FIFOs have 9-bit input and output ports. The input
port is controlled by a free-running clock (WCLK), and two
write enable pins (
WEN1
, WEN2). Data is written into the
Synchronous FIFO on every rising clock edge when the write
enable pins are asserted. The output port is controlled by
another clock pin (RCLK) and two read enable pins (
REN1
,
REN2
). The read clock can be tied to the write clock for single
clock operation or the two clocks can run asynchronous of one
another for dual-clock operation. An output enable pin (
OE
) is
provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (
EF
)
and Full (
FF
). Two programmable flags, Almost-Empty (
PAE
)
and Almost-Full (
PAF
), are provided for improved system
control. The programmable flags default to Empty+7 and Full-
7 for
PAE
and
PAF
, respectively. The programmable flag
offset loading is controlled by a simple state machine and is
initiated by asserting the load pin (
LD
).
The IDT72421/72201/72211/72221/72231/72241 are
fabricated using IDT’s high-speed submicron CMOS
technology. Military grade product is manufactured in
compliance with the latest revision of MIL-STD-883, Class B.
FUNCTIONAL BLOCK DIAGRAM
WCLK
D
0
- D
8
WEN1
WEN2
INPUT REGISTER
LD
OFFSET REGISTER
WRITE CONTROL
LOGIC
RAM ARRAY
64 x 9, 256 x 9,
512 x 9, 1024 x 9,
2048 x 9, 4096 x 9
FLAG
LOGIC
EF
PAE
PAF
FF
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
RS
REN1
REN2
OE
Q
0
- Q
8
2655 drw 01
SyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc
For latest information contact IDT's web site at www.idt.com or fax-on-demand at 408-492-8391.
DECEMBER 1995
DSC-2655/6
5.07
1
这就是我!...
武凯 聊聊、笑笑、闹闹
DSP_2812_28335_CCS4.2环境下仿真编程新手入门
本帖最后由 paulhyde 于 2014-9-15 03:13 编辑 DSP_2812_28335_CCS4.2环境下仿真编程新手入门 ...
799879197 电子竞赛
我的ST710FZT6的使用历程
由于项目需要,我需要4个串口、至少32KRAM的CPU,原来用的是C8051F020用外扩的方式实现了32K的RAM,产品已上市了1年的时间,近期决定改版,采用USB和上位机交换数据。综合评比了一下三家的 ......
maihy1985 stm32/stm8
TI放大器及数据转换器指南
本帖最后由 dontium 于 2015-1-23 11:32 编辑 147433147434147435 147436 ...
qwqwqw2088 模拟与混合信号
电缆出电箱涡流的问题,请高手解答
最近遇到一个项目,我们用的是动力线(R,S,T,N,E)5根 1X16的电缆,分别从动力电箱的5个孔出来然后去到另外一个动力电箱,我们用的这5根1X16的电缆中途也没有穿过任何的钢管,5根电缆在一起 ......
eeleader 工业自动化与控制
一个汇编语言写的文本阅读程序出错
代码的89行是:mov ah,09h而代码得324是:db1:出错信息:**Error** wbyd.ASM(89) Value out of range**Error** wbyd.ASM(324)Illegalinstruction我想不明白是这里怎么会出这样的错误请教 ......
thunder025 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 954  2422  753  1865  1469  28  27  38  7  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved