电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT723662L12PQF

产品描述CMOS SyncBiFIFO
文件大小251KB,共29页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT723662L12PQF概述

CMOS SyncBiFIFO

文档预览

下载PDF文档
CMOS SyncBiFIFO
TM
2,048 x 36 x 2
4,096 x 36 x 2
8,192 x 36 x 2
IDT723652
IDT723662
IDT723672
FEATURES
Memory storage capacity:
IDT723652 – 2,048 x 36 x 2
IDT723662 – 4,096 x 36 x 2
IDT723672 – 8,192 x 36 x 2
Supports clock frequencies up to 83MHz
Fast access times of 8ns
Free-running CLKA and CLKB may be asynchronous or coincident
(simultaneous reading and writing of data on a single clock edge
is permitted)
Two independent clocked FIFOs buffering data in opposite direc-
tions
Mailbox bypass register for each FIFO
Programmable Almost-Full and Almost-Empty flags
Microprocessor Interface Control Logic
FFA/IRA, EFA/ORA, AEA,
and
AFA
flags synchronized by CLKA
FFB/IRB, EFB/ORB, AEB,
and
AFB
flags synchronized by CLKB
Select IDT Standard timing (using
EFA, EFB, FFA
and
FFB
flags
functions) or First Word Fall Through timing (using ORA, ORB, IRA
and IRB flag functions)
Available in 132-pin Plastic Quad Flatpack (PQFP) or space-saving
120-pin Thin Quad Flatpack (TQFP)
Pin compatible to the lower density parts, IDT723622/723632/723642
Industrial temperature range (–40°C to +85°C) is available
°
°
DESCRIPTION
The IDT723652/723662/723672 is a monolithic, high-speed, low-power,
CMOS Bidirectional SyncFIFO (clocked) memories which support clock
frequencies up to 83MHz and have read access times as fast as 8ns. Two
independent 2,048/4,096/8,192 x 36 dual-port SRAM FIFOs on board each
chip buffer data in opposite directions. Communication between each port may
bypass the FIFOs via two 36-bit mailbox registers. Each mailbox register has
a flag to signal when new mail has been stored.
FUNCTIONAL BLOCK DIAGRAM
MBF1
CLKA
CSA
W/RA
ENA
MBA
Mail 1
Register
Input
Register
Output
Register
Port-A
Control
Logic
RST1
FIFO1,
Mail1
Reset
Logic
36
RAM
ARRAY
2,048 x 36
4,096 x 36
8,192 x 36
36
Write
Pointer
Read
Pointer
EFB/ORB
AEB
FFA/IRA
AFA
FIFO 1
Status Flag
Logic
FS
0
FS
1
A
0
- A
35
13
Programmable Flag
Offset Registers
FIFO 2
Timing
Mode
FWFT
B
0
- B
35
EFA/ORA
AEA
Status Flag
Logic
Write
Pointer
RAM
ARRAY
2,048 x 36
4,096 x 36
8,192 x 36
Mail 2
Register
36
FFB/IRB
AFB
36
Read
Pointer
Output
Register
FIFO2,
Mail2
Reset
Logic
Input
Register
RST2
Port-B
Control
Logic
CLKB
CSB
W/RB
ENB
MBB
5609 drw 01
MBF2
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncBiFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
1
2003 Integrated Device Technology, Inc.
All rights reserved. Product specifications subject to change without notice.
NOVEMBER 2003
DSC-5609/4
利用专门设计的测量室和分子束沉积(MBD)系统测量高电阻的方法与技术
接触 晶体各向异性的测量通常需要在多个方向对晶体进行接触,与晶体轴平行和垂直。因此,研究人员要求材料在测量时必须能够实现可靠的电子接触,而且测量后必须能够迅速清除,不在样本表面遗 ......
Jack_ma 测试/测量
【关注】飞凌推出最高性价比的S3C6410开发板
【关注】飞凌推出最高性价比的S3C6410开发板 http://b42.photo.store.qq.com/http_imgload.cgi?/rurl4_b=50284377fd22476bb6b31972a287fb638d1bf6cc4dc73acbcf5c8cb40e9477d300e1e12d775b96e57 ......
windzq123 嵌入式系统
高速电路设计
本帖最后由 jameswangsynnex 于 2015-3-3 19:58 编辑 高速电路设计/信号完整性的一些基本概念 ...
fighting 消费电子
【Altera SOC体验之旅 】使用Altera版DS-5遇到的小问题
打算调试Altera的SoC处理器,安装了QII14.1版本中的所有软件,结果在启动Embedded_Command_Shell的时候似乎提示了问题,如下图所示:http://download.bbs.ednchina.com/images/attachments/201 ......
coyoo FPGA/CPLD
看人艺的《龙须沟》有感
有朋友给了几张票,在首都剧院,是人艺新排的《龙须沟》。因为是免费,也就去了,再加上想让孩子长长见识。 进了首都剧院,当时还有些感慨,多少年没来了,上次进这个剧场时还没小孩呢。 ......
向农 聊聊、笑笑、闹闹
程序调试问题
嵌入式CE系统,怎么用EVC++4.0连接调试应用程序,有哪些方式?望做过这方面的指教指教!...
weishutian 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 716  1068  1832  2430  742  2  19  43  45  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved