电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3577S75PFGI

产品描述SRAM 4M 3.3V I/O PBSRAM SLOW X
产品类别存储    存储   
文件大小267KB,共23页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

71V3577S75PFGI在线购买

供应商 器件名称 价格 最低购买 库存  
71V3577S75PFGI - - 点击查看 点击购买

71V3577S75PFGI概述

SRAM 4M 3.3V I/O PBSRAM SLOW X

71V3577S75PFGI规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明,
针数100
制造商包装代码PKG100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
Samacsys DescriptionTQFP 14.0 X 20.0 X 1.4 MM
JESD-609代码e3
湿度敏感等级3
峰值回流温度(摄氏度)260
端子面层Matte Tin (Sn)
处于峰值回流温度下的最长时间NOT SPECIFIED
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
IDT71V3577S
IDT71V3579S
IDT71V3577SA
IDT71V3579SA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 6.5ns up to 133MHz clock frequency (TQFP package only)
Commercial and Industrial:
– 7.5ns up to 117MHz clock frequency
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
APRIL 2012
1
DSC-6450/1
6450tbl 01
©2012 Integrated Device Technology, Inc.
modelsim独立仿真教程
一.GUI界面的仿真步骤 1.首先把你需要仿真的设计文本和仿真文本全部放在同一个文件夹下面,注意,文件夹路径不能包含中文。 我的设计文件:counter.v `timescale 1ns / 1ns module count ......
大辉哥0614 FPGA/CPLD
大家好,有用查询方式实现S3C6410的矩阵键盘的吗,总有问题呢?
我就是照友坚提供的4*4查询方式实现的矩阵键盘,我的键盘响应总是有问题,有时候没有,有时候出好几次, 大家能有什么方法解决这个问题吗? for(i=0;iGPLDAT |= ( (0x1...
bin7128 嵌入式系统
怎样用430C写出比较准确的延时子函数
例如要Delay200us(),怎么算啊.430IAR中有没有象51中可以计算运行时间的工具啊?...
pascallee 微控制器 MCU
时钟抖动解密
http://www.deyisupport.com/blog/b/analogwire/archive/2013/11/15/51575.aspx ...
超爱洁 模拟与混合信号
CES评最佳创新产品奖 35款产品亮相(2)
本帖最后由 jameswangsynnex 于 2015-3-3 20:00 编辑 ...
aifang 消费电子
SERDES接口电路设计
SERDES接口电路设计 ...
雷北城 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 866  338  1570  2391  2881  47  1  56  20  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved