电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61DDB22M36A

产品描述SRAM
产品类别存储   
文件大小591KB,共29页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 选型对比 全文预览

IS61DDB22M36A在线购买

供应商 器件名称 价格 最低购买 库存  
IS61DDB22M36A - - 点击查看 点击购买

IS61DDB22M36A概述

SRAM

IS61DDB22M36A规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
SRAM

文档预览

下载PDF文档
IS61DDB24M18A
IS61DDB22M36A
4Mx18, 2Mx36
72Mb DDR-II (Burst 2) CIO SYNCHRONOUS SRAM
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip delay-locked loop (DLL) for wide data valid
window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two input clocks (C and C#) for data output control.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5V to 1.8V VDDQ,
used with 0.75V to 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
AUGUST 2014
DESCRIPTION
The 72Mb IS61DDB22M36A and IS61DDB24M18A are
synchronous, high-performance CMOS static random access
memory (SRAM) devices. These SRAMs have a common I/O
bus. The rising edge of K clock initiates the read/write
operation, and all internal operations are self-timed. Refer to
the
Timing Reference Diagram for Truth Table
for a
description of the basic operations of these DDR-II (Burst of
2) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for first burst address
Data-in for first burst address
The following are registered on the rising edge of the K#
clock:
Byte writes for second burst address
Data-in for second burst address
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the second rising
edge of the C# clock (starting one and half cycles later after
read command). The data-outs from the second bursts are
updated with the third rising edge of the C clock. The K and
K# clocks are used to time the data-outs whenever the C and
C# clocks are tied high.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A
08/15/2014
1

IS61DDB22M36A相似产品对比

IS61DDB22M36A IS61DDB24M18A-300B4LI IS61DDB24M18A IS61DDB22M36A-300B4LI
描述 SRAM SRAM 72Mb, 4M x 18 DDR-II Sync SRAM SRAM SRAM 72Mb, 2M x 36 DDR-II Sync SRAM
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value
制造商
Manufacturer
ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体)
产品种类
Product Category
SRAM SRAM SRAM SRAM
【NUCLEO-L452RE测评】——评估板开箱
本帖最后由 hejunpeng 于 2017-6-18 21:32 编辑 NUCLEO-L452RE评估板开箱 首先感谢EEWORLD邮寄的NUCLEO-L452RE评估板,拿到评估板,看到的是一个透明的卡扣包装,里面装的是白色NUCLE ......
hejunpeng stm32/stm8
急!!!跪求各位高手关于8155的问题
小弟想拿一块8155扩展一下IO口,让A口能作为双向的IO口,B,C口只输出。就是工作在最简单的那个模式 我不知道怎么初始化,麻烦各位大侠指点一下...
hj520 嵌入式系统
是否请问在EVC中如何使用Directx
我想在EVC中使用Directx,请高手指点一下整个过程以及需要注意得地方。...
JIAOYANGJITUAN 嵌入式系统
keil和芯片包
keil和芯片包 1.固件库和lib分别是在哪里增加呢?比如要增加一个.c文件 2.不同的芯片有不同的芯片包,安装是否成功,在keil里面怎么识别? 3.如果keil里面找不到需要的芯片型号,需要 ......
QWE4562009 单片机
RX3400 Application Note
對於操作在50Ω的系統而言, 四分之一波長單阜(quarter wave length dipole)天線的阻抗約為37Ω, 所以欲得到50Ω的天線, 可依照下列公式得到天線長度: ...
rain Microchip MCU
应怎样设计甚低频(<1Hz)微分器,以尽量减少输出噪声?
传统的微分器采用在输入端串联Rs-Cs,并在运算放大器附近并联Rf-Cf。但是没有“适合所有的”解决办法,因此这个解决方法非常麻烦。为尽量减少噪音需要尝试更多Rs或Cf。微分器的输出含有噪 ......
fish001 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 385  266  1397  2794  2774  14  24  15  30  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved