电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS43DR16320D-25DBLI-TR

产品描述DRAM 512M, 1.8V, 400Mhz 32M x 16 DDR2
产品类别存储   
文件大小982KB,共48页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
标准
下载文档 详细参数 全文预览

IS43DR16320D-25DBLI-TR在线购买

供应商 器件名称 价格 最低购买 库存  
IS43DR16320D-25DBLI-TR - - 点击查看 点击购买

IS43DR16320D-25DBLI-TR概述

DRAM 512M, 1.8V, 400Mhz 32M x 16 DDR2

IS43DR16320D-25DBLI-TR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
DRAM
RoHSDetails
类型
Type
SDRAM - DDR2
Data Bus Width16 bit
Organization32 M x 16
封装 / 箱体
Package / Case
BGA-84
Memory Size512 Mbit
Maximum Clock Frequency400 MHz
Access Time2.5 ns
电源电压-最大
Supply Voltage - Max
1.9 V
电源电压-最小
Supply Voltage - Min
1.7 V
Supply Current - Max90 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
系列
Packaging
Reel
安装风格
Mounting Style
SMD/SMT
Moisture SensitiveYes
工作电源电压
Operating Supply Voltage
1.8 V
工厂包装数量
Factory Pack Quantity
2500

文档预览

下载PDF文档
IS43/46DR86400D
IS43/46DR16320D
64Mx8, 32Mx16 DDR2 DRAM
FEATURES
• V
dd
= 1.8V ±0.1V, V
ddq
= 1.8V ±0.1V
• JEDEC standard 1.8V I/O (SSTL_18-compatible)
• Double data rate interface: two data transfers
per clock cycle
• Differential data strobe (DQS,
DQS)
• 4-bit prefetch architecture
• On chip DLL to align DQ and DQS transitions
with CK
• 4 internal banks for concurrent operation
• Programmable CAS latency (CL) 3, 4, 5, and 6
supported
• Posted CAS and programmable additive latency
(AL) 0, 1, 2, 3, 4, and 5 supported
• WRITE latency = READ latency - 1 tCK
• Programmable burst lengths: 4 or 8
• Adjustable data-output drive strength, full and
reduced strength options
• On-die termination (ODT)
JANUARY 2015
DESCRIPTION
ISSI's 512Mb DDR2 SDRAM uses a double-data-rate
architecture to achieve high-speed operation. The
double-data rate architecture is essentially a 4n-prefetch
architecture, with an interface designed to transfer two
data words per clock cycle at the I/O balls.
ADDRESS TABLE
Parameter
Configuration
Refresh Count
Row Addressing
Column
Addressing
Bank Addressing
Precharge
Addressing
64M x 8
16M x 8 x 4
banks
8K/64ms
1K (A0-A9)
BA0, BA1
A10
32M x 16
8M x 16 x 4
banks
8K/64ms
1K (A0-A9)
BA0, BA1
A10
16K (A0-A13) 8K (A0-A12)
OPTIONS
• Configuration(s):
64Mx8 (16Mx8x4 banks) IS43/46DR86400D
32Mx16 (8Mx16x4 banks) IS43/46DR16320D
• Package:
x8: 60-ball BGA (8mm x 10.5mm)
x16: 84-ball WBGA (8mm x 12.5mm)
• Timing – Cycle time
2.5ns @CL=5 DDR2-800D
2.5ns @CL=6 DDR2-800E
3.0ns @CL=5 DDR2-667D
3.75ns @CL=4 DDR2-533C
5ns @CL=3 DDR2-400B
• Temperature Range:
Commercial (0°C
Tc
85°C)
Industrial (-40°C
Tc
95°C; -40°C
T
a
85°C)
Automotive, A1 (-40°C
Tc
95°C; -40°C
T
a
85°C)
Automotive, A2 (-40°C
Tc; T
a
105°C)
KEY TIMING PARAMETERS
Speed Grade
tRCD
tRP
tRC
tRAS
tCK @CL=3
tCK @CL=4
tCK @CL=5
tCK @CL=6
-25D
12.5
12.5
55
40
5
3.75
2.5
2.5
-3D
15
15
55
40
5
3.75
3
Tc = Case Temp, T
a
= Ambient Temp
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest
version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reason-
ably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications
unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com
Rev. B
1/21/2015
1
基于STM32的IAP设计文档
123801 感觉不错, 我就把原版的word转换为pdf分享过来了,资料感觉还是pdf比较好,各种pdf阅读器都可以,word不行,微软自己都好几个版本呢,、...
gaoyang9992006 stm32/stm8
今日有奖直播:Microchip【全新ATmega4809系列单片机简介】
传说今天这场直播是 Microchip 专家首次献声和出境的直播讲座,记得论坛丁丁版主每年都会花上千银子参加 Microchip 的线下研讨会。 这次 Microchip 和EEWORLD 共同举办的线上研讨不仅免费, ......
EEWORLD社区 单片机
智能全数字锁相环的设计
摘要: 在FPGA片内实现全数字锁相环用途极广。本文在集成数字锁相环74297的基础上进行改进,设计了锁相状态检测电路,配合CPU对环路滤波参数进行动态智能配置,从而使锁相环快速进入锁定状态, ......
songbo FPGA/CPLD
别睡懒觉了,起来跑步吧,如果担心起不来,我叫你
5年前,网友“黎明脚步”发起了一项活动:叫人起床晨跑。 你只需发个短信,他就会每天清晨电话叫你起来跑步。 如今,5年过去了,这一活动逐渐发展成为一个约25万人的晨跑圈子,有时候电话还 ......
tiankai001 聊聊、笑笑、闹闹
【一起玩MicroPython】05 I2C驱动与FM收音机
在FM接收的方案上纠结了半天,最先选择的是tea5767,这货控制简单,有挺多参考代码,控制起来非常方便,如果不使用搜台模式的话,只要写入5个字节就可以了。这5个字节里面最重要就是PLL,而这个 ......
johnrey MicroPython开源版块
win7 32位旗舰版安装Quartus II13.0时安到最后老是出错,请问有谁知道什么原因吗
win7 32位旗舰版安装Quartus II13.0时安到最后老是出错,请问有谁知道什么原因吗...
shen19891209 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2210  1054  1610  135  2852  33  32  47  15  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved