电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74SSTVN16859CPA

产品描述13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
文件大小73KB,共7页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

IDT74SSTVN16859CPA概述

13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O

文档预览

下载PDF文档
IDT74SSTVN16859C
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
13-BIT TO 26-BIT REGISTERED
IDT74SSTVN16859C
BUFFER WITH SSTL I/O
FEATURES:
1:2 registered output buffer
2.3V to 2.7V operation for PC1600, PC2100, and PC2700
2.5V to 2.7V operation for PC3200
SSTL_2 Class I style data inputs/outputs
Differential CLK input
RESET
control compatible with LVCMOS levels
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in 56 pin VFQFPN and 64 pin TSSOP packages
APPLICATIONS:
The SSTVN16859C is a 13-bit to 26-bit registered buffer designed for
2.3V-2.7V V
DD
for PC1600 - PC2700 and 2.5V-2.7V V
DD
for PC3200, and
supports low standby operation. All data inputs and outputs are SSTL_2
level compatible with JEDEC standard for SSTL_2.
RESET
is an LVCMOS input since it must operate predictably during the
power-up phase.
RESET,
which can be operated independent of CLK and
CLK,
must be held in the low state during power-up in order to ensure
predictable outputs (low state) before a stable clock has been applied.
RESET,
when in the low state, will disable all input receivers, reset all
registers, and force all outputs to a low state, before a stable clock has been
applied. With inputs held low and a stable clock applied, outputs will remain
low during the Low-to-High transition of
RESET.
DESCRIPTION:
• Ideally suited for stacked DIMM DDR registered applications
• Along with CSPT857C/D, Zero Delay PLL Clock buffer, provides
complete solution for DDR1 DIMMs
FUNCTIONAL BLOCK DIAGRAM
RESET
51
CLK
CLK
48
49
V
REF
D
1
45
35
1D
C1
R
32
Q
1B
16
Q
1A
TO 12 OTHER CHANNELS
COMMERCIAL TEMPERATURE RANGE
1
c
2004 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
OCTOBER 2004
DSC 6517/1

IDT74SSTVN16859CPA相似产品对比

IDT74SSTVN16859CPA IDT74SSTVN16859CNLG IDT74SSTVN16859CNL IDT74SSTVN16859C IDT74SSTVN16859CPAG
描述 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
LED计价称典型应用电路
LED计价称典型应用电路 好东东,用芯海科技CSU1221做的,手快有手慢无,只放一周! 48396...
电路艺术 模拟电子
Spartan6 FPGA MIG驱动DDR3出现错误?
标题:Spartan6 FPGA MIG驱动DDR3出现DQ13数据线有规律的错误?问题描述:1、我在调试DDR3时,用了一片MT41JM16JT-15E的DDR3,此片FLASH与SP605开发板相比MT41JM16JT-187E(本来想定此款的,但 ......
zhangyibing1986 FPGA/CPLD
C2000ccs优化intrinsic函数的使用技巧
16位变为32位操作,使用intrinsic函数,用const等。 1、源代码: Word32 L_mpy_ll(Word32 L_var1, Word32 L_var2) { double aReg; Word32 lvar; /* (unsigned)l ......
Jacktang 微控制器 MCU
如何用TI DSP28027的片上温度传感器采集芯片温度
我需要采集28027的温度,知道28027有自带的片上温度传感器,所以求助各位,问一下这个怎么用!我是菜鸟,望各位大神指点!...
禾田老稻 DSP 与 ARM 处理器
ARM LCD控制寄存器问题
根据时序要求,我们设定VM/VDEN信号作LCD的ENAB信号,VCLK信号作LCD的NCLK信号。要想得到合适的VM和VCLK波形,就要正确设定寄存器的值,根据寄存器的值与VM和VCLK波形的关系,我们设定了如下关键寄存 ......
woaini52109 ARM技术
【Lattice技术问题】ISPlever调用RAM,反正出错
# ELAB2: Fatal Error: ELAB2_0036 Unresolved hierarchical reference to "PUR_INST.PURNET" from module "mac_add_tb.UUT.u4.u1.ram1_0_0_0" (module not found).# ELAB2: Last instance befo ......
eeleader FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1783  871  1976  1998  2464  4  29  48  27  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved