电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDTIDT71P79604200BQ

产品描述18Mb Pipelined DDR⑩II SIO SRAM Burst of 2
文件大小631KB,共23页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDTIDT71P79604200BQ概述

18Mb Pipelined DDR⑩II SIO SRAM Burst of 2

文档预览

下载PDF文档
18Mb Pipelined
DDR™II SIO SRAM
Burst of 2
Features
IDT71P79204
IDT71P79104
IDT71P79804
IDT71P79604
Description
The IDT DDRII
TM
Burst of two SIO SRAMs are high-speed syn-
chronous memories with independent, double-data-rate (DDR), read
and write data ports with two data items passed with each read or write.
Using independent ports for read and write data access, simplifies
system design by eliminating the need for bi-directional buses. All buses
associated with the DDRII SIO are unidirectional and can be optimized
for signal integrity at very high bus speeds. Memory bandwidth is higher
than DDR SRAM with bi-directional data buses as separate read and
write ports eliminate bus turn around cycle. Separate read and write
ports also enable easy depth expansion. Each port can be selected
independantly with a R/W input shared among all SRAMs and provide
a new
LD
load control signal for each bank. The DDRII SIO has scal-
able output impedance on its data output bus and echo clocks, allowing
the user to tune the bus for low noise and high performance.
The DDRII SIO has a single SDR address bus with multiplexed
read and write addresses. The read/write and load control inputs are
received on the first half of the clock cycle. The byte and nibble write
signals are received on both halves of the clock cycle simultaneously
with the data they are controlling on the data input bus.
The DDRII SIO has echo clocks, which provide the user with a
clock that is precisely timed to the data output, and tuned with matching
impedance and signal quality. The user can use the echo clock for
downstream clocking of the data. Echo clocks eliminate the need for the
user to produce alternate clocks with precise timing, positioning, and
signal qualities to guarantee data capture. Since the echo clocks are
18Mb Density (2Mx8, 2Mx9, 1Mx18, 512Kx36)
Separate, Independent Read and Write Data Ports
- Supports concurrent transactions
Dual Echo Clock Output
2-Word Burst on all SRAM accesses
Multiplexed Address Bus
- One Read or one Write request per clock cycle
DDR (Double Data Rate) Data Bus
- Two word burst data per clock
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals from 1.4V
to 1.9V.
Scalable output drivers
- Can drive HSTL, 1.8V TTL or any voltage level from 1.4V to 1.9V.
- Output Impedance adjustable from 35 ohms to 70 ohms
1.8V Core Voltage (V
DD
)
165-ball, 1.0mm pitch, 15mm x 17mm fBGA Package
JTAG Interface
Functional Block Diagram
(Note1)
D
DATA
REG
DATA
REG
(Note1)
WRITE DRIVER
SA
LD
R/W
BWx
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note4)
(Note4)
OUTPUT SELECT
(Note2)
SENSE AMPS
OUTPUT REG
ADD
REG
(Note2)
WRITE/READ DECODE
(Note1)
Q
K
K
C
C
CLK
GEN
SELECT OUTPUT CONTROL
CQ
CQ
6432 drw 16
Notes:
1) Represents 8 data signal lines for x8, 9 signal lines for x9, 18 signal lines for x18, and 36 signal lines for x36
2) Represents 20 address signal lines for x8 and x9, 19 address signal lines for x18, and 18 address signal lines for x36.
3) Represents 1 signal line for x9, 2 signal lines for x18, and four signal lines for x36. On x8 parts, the
BW
is a “nibble write” and there are 2
signal lines.
4) Represents 16 data signal lines for x8, 18 signal lines for x9, 36 signal lines for x18, and 72 signal lines for x36.
NOVEMBER 2005
1
©2005 Integrated Device Technology, Inc. QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc.
DSC-6432/01
EVC不能调试
我先装了同步软件ActiveSync,然后装了EVC4.0,然后装了evcsp4,然后装了EMSDK_420、BOMC2440、smdk2440这三个SDK。 编译没有问题,连接时也能与设备(WINCE 5.0的设备)连接上,弹出框:“the ......
核桃佳子 嵌入式系统
实用电路PCB
里面的电路PCB供大家参考参考哦,呵呵!没什么为论坛做贡献的,就出一点微薄之力哈!...
linjinhai126 单片机
分析这台软起动器的故障
一台西门子3RW22 75KW的软起动器带小电机试时正常,可带75KW电机时没有软起过程,旁路接触器吸合时触头粘死,说明电流很大,可带小电机时旁路接触器能按设定的时间吸合,但从起动电压到电机正常 ......
eeleader 工业自动化与控制
性能问题
您好,我想问下 能否用EP3C10E144这颗FPGA带起来 4-8个 10/100M的网卡PHY.或者用FPGA其他的也行, 不做复杂处理仅仅是转发? 另外一颗FPGA中是否可以建多个软核,比如8个,受限与什么指标? 这些软核 ......
bjthemost FPGA/CPLD
基于GD32的仓库温度报警系统---GPIO口驱动蜂鸣器
国庆佳节快过完一半了,但是项目还是没有多大的进展,距离提交作品的时间越来越近,但是还是存在许多bug需要解决。 今天在调试驱动蜂鸣器的时候,为什么不能用驱动发光二极管的 ......
yin_wu_qing GD32 MCU
请问这个例程的晶振是多少Mhz
请问这个例程的晶振是多少Mhz,是使用的外部晶振吗 ...
18782458718 GD32 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2860  1076  1120  2099  764  50  13  30  36  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved