电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8T49N205A-000NLGI

产品描述Clock Synthesizer / Jitter Cleaner FemtoClock NG UFT Phase Build-Out
产品类别半导体    模拟混合信号IC   
文件大小725KB,共41页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

8T49N205A-000NLGI在线购买

供应商 器件名称 价格 最低购买 库存  
8T49N205A-000NLGI - - 点击查看 点击购买

8T49N205A-000NLGI概述

Clock Synthesizer / Jitter Cleaner FemtoClock NG UFT Phase Build-Out

8T49N205A-000NLGI规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
Clock Synthesizer / Jitter Cleaner
RoHSDetails
封装 / 箱体
Package / Case
VFQFPN-40
系列
Packaging
Tray
高度
Height
0.9 mm
长度
Length
6 mm
宽度
Width
6 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
490

文档预览

下载PDF文档
FemtoClock
®
NG Universal Frequency
Translator with Phase Build-Out
IDT8T49N205I
DATA SHEET
General Description
The IDT8T49N205I is a highly flexible FemtoClock® NG general
purpose, low phase noise Frequency Translator / Synthesizer with
Phase Build-Out (PBO) suitable for networking and communications
applications. It is able to generate any output frequency in the
0.98MHz - 312.5MHz range and most output frequencies in the
312.5MHz - 1,300MHz range (see Table 3 for details). A wide range
of input reference clocks and a range of low-cost fundamental mode
crystal frequencies may be used as the source for the output
frequency.
The IDT8T49N205I has three operating modes to support a very
broad spectrum of applications:
1
Frequency Synthesizer
Features
Fourth Generation FemtoClock® NG technology
Universal Frequency Translator/Frequency Synthesizer
Zero ppm frequency translation
Both outputs may be set to use 2.5V or 3.3V output levels
Programmable output frequency: 0.98MHz up to 1,300MHz
Two outputs, individually programmable as LVPECL or LVDS
Two differential inputs support the following input types:
LVPECL, LVDS, LVHSTL, HCSL
Input frequency range: 8kHz - 710MHz
Phase Build-Out minimizes output phase change on switchover
Crystal input frequency range: 16MHz - 40MHz
Two factory-set register configurations for power-up default state
Synthesizes output frequencies from a 16MHz - 40MHz
fundamental mode crystal.
Fractional feedback division is used, so there are no
requirements for any specific crystal frequency to produce the
desired output frequency with a high degree of accuracy.
Applications: PCI Express, Computing, General Purpose
Translates any input clock in the 16MHz - 710MHz frequency
range into any supported output frequency.
This mode has a high PLL loop bandwidth in order to track input
reference changes, such as Spread-Spectrum Clock
modulation, so it will not attenuate much jitter on the input
reference.
Applications: Networking & Communications.
Translates any input clock in the 8kHz -710MHz frequency
range into any supported output frequency.
This mode supports PLL loop bandwidths in the 10Hz - 580Hz
range and makes use of an external crystal to provide
significant jitter attenuation.
2) High-Bandwidth Frequency Translator
Power-up default configuration pin or register selectable
Configurations customized via One-Time Programmable ROM
Settings may be overwritten after power-up via I
2
C
I
2
C Serial interface for register programming
RMS phase jitter at 155.52MHz, using a 40MHz crystal
(12kHz - 20MHz): 378fs (typical), Low Bandwidth Mode (FracN)
Output supply voltage modes:
V
CC
/V
CCA
/V
CCO
3.3V/3.3V/3.3V
3.3V/3.3V/2.5V
2.5V/2.5V/2.5V
-40°C to 85°C ambient operating temperature
3) Low-Bandwidth Frequency Translator
Pin Assignment
LOCK_IND
V
CCO
OE0
OE1
nQ0
nQ1
V
CC
V
EE
nc
nc
S_A0
S_A1
CONFIG
SCLK
SDATA
V
CC
PLL_BYPASS
nc
This device provides two factory-programmed default power-up
configurations burned into One-Time Programmable (OTP) memory.
The configuration to be used is selected by the CONFIG pin. The two
configurations are specified by the customer and are programmed by
IDT during the final test phase from an on-hand stock of blank
devices. The two configurations may be completely independent of
one another.
One usage example might be to install the device on a line card with
two optional daughter cards: an OC-12 option requiring a 622.08MHz
LVDS clock translated from a 19.44MHz input and a Gigabit Ethernet
option requiring a 125MHz LVPECL clock translated from the same
19.44MHz input reference.
To implement other configurations, these power-up default settings
can be overwritten after power-up using the I
2
C interface and the
device can be completely reconfigured. However, these settings
would have to be re-written next time the device powers-up.
Q0
CLK_ACTIVE
nc
LF0
LF1
V
EE
V
CCA
HOLDOVER
CLK0BAD
CLK1BAD
XTALBAD
31
32
33
34
30 29 28 27 26 25 24 23 22 21
20
19
IDT8T49N205I
Q1
18
17
16
15
14
13
12
11
40 Lead VFQFN
35
6mm x 6mm x 0.925mm
36
EPad 4.65mm x 4.65mm
37
NL Package
38
39
40
1
XTAL_IN
2 3 4
V
CC
CLK_SEL
XTAL_OUT
5 6
CLK0
nCLK0
7
V
CC
8
V
EE
9 10
CLK1
Top View
IDT8T49N205ANLGI REVISION B JULY 9, 2013
1
©2013 Integrated Device Technology, Inc.
nCLK1

8T49N205A-000NLGI相似产品对比

8T49N205A-000NLGI 8T49N205-000NLGI 8T49N205-001NLGI
描述 Clock Synthesizer / Jitter Cleaner FemtoClock NG UFT Phase Build-Out Clock Synthesizer / Jitter Cleaner Femto NG Clock Generator Clock Synthesizer / Jitter Cleaner Femto NG Clock Generator
Product Attribute Attribute Value Attribute Value Attribute Value
制造商
Manufacturer
IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
产品种类
Product Category
Clock Synthesizer / Jitter Cleaner Clock Synthesizer / Jitter Cleaner Clock Synthesizer / Jitter Cleaner
RoHS Details Details Details
封装 / 箱体
Package / Case
VFQFPN-40 VFQFN-40 VFQFN-40
系列
Packaging
Tray Tube Tube
工厂包装数量
Factory Pack Quantity
490 490 490
Number of Outputs - 2 Output 2 Output
Max Output Freq - 1300 MHz 1300 MHz
Maximum Input Frequency - 710 MHz 710 MHz
最小工作温度
Minimum Operating Temperature
- - 40 C - 40 C
最大工作温度
Maximum Operating Temperature
- + 85 C + 85 C
安装风格
Mounting Style
- SMD/SMT SMD/SMT
类型
Type
- Clock Translators Clock Translators
工作电源电压
Operating Supply Voltage
- 2.5 V, 3.3 V 2.5 V, 3.3 V
ZigBee无线智能门锁酒店组网实例
无线智能门锁既要满足较好的实时性和组网的稳定,又具有极高的功耗要求,鱼和熊掌可否兼得。   酒店门锁管理系统主要负责对该酒店内所有客房的出入控制,主要由酒店客房入住管理电脑、发 ......
Jacktang 无线连接
学习MSP430 使用一些理解
1.中断嵌套,优先级 430总中断的控制位是状态寄存器内的GIE位(该位在SR寄存器内),该位在复位状态下,所有的可屏蔽中断都不会发生响应。可屏蔽中断又分为单中断源和多中断源的。单中断源的 ......
fish001 微控制器 MCU
电子产品仿制ic卡复制/ic卡解密/ic卡破解www.ic88.net
在电子产品生产方面:拥有近百人的加工工厂,现代 化的生产设备、一流的质量控制体系以及雄厚的生产能力 ,并与深圳地区最大PCB集散地多家知名PCB供应商建立了 良好的合作关系,所有这一切,都 ......
szztkj 单片机
ARM入门者的天堂(一点经验)
一 首先说说ARM的发展 可以用一片大好来形容,翻开各个公司的网站,招聘里面嵌入式占据了大半工程师职位。 广义的嵌入式无非几种:传统的什么51、AVR、PIC称做嵌入式微控制器;ARM是嵌入 ......
呱呱 ARM技术
gcc -O3优化后readelf查看地址对齐方式【探讨】
本帖最后由 lzwml 于 2014-12-15 10:59 编辑 为了给控制端加入的命令特性,我借鉴uboot的U_BOOT_CMD方式定义一个端,命名为W_BOOT_CMD,并在Uboot基础上添加些独有特性。但是我在地址对齐上 ......
lzwml Linux开发
cc2540主机获取广播包存在的一些问题
cc2540主机获取广播包的具体实现过程请参考另一篇博文《cc2540主机获取广播数据》,该博文转载自大香瓜的博 客。我自己烧到板子后发现存在一些问题,可能是还没达到香瓜的大神境界,那么我就从 ......
Jacktang 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 517  846  1623  324  1211  19  57  41  39  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved