电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS43DR16160B-3DBI

产品描述DRAM 256M 16Mx16 333MHz DDR2 1.8V
产品类别存储   
文件大小880KB,共46页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS43DR16160B-3DBI在线购买

供应商 器件名称 价格 最低购买 库存  
IS43DR16160B-3DBI - - 点击查看 点击购买

IS43DR16160B-3DBI概述

DRAM 256M 16Mx16 333MHz DDR2 1.8V

IS43DR16160B-3DBI规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
DRAM
RoHSN
类型
Type
SDRAM - DDR2
Data Bus Width16 bit
Organization16 M x 16
封装 / 箱体
Package / Case
WBGA-84
Memory Size256 Mbit
Maximum Clock Frequency333 MHz
电源电压-最大
Supply Voltage - Max
1.9 V
电源电压-最小
Supply Voltage - Min
1.7 V
Supply Current - Max120 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
Moisture SensitiveYes
工作电源电压
Operating Supply Voltage
1.8 V
工厂包装数量
Factory Pack Quantity
500

文档预览

下载PDF文档
IS43/46DR16160B
16Mx16 DDR2 DRAM
FEATURES
DESCRIPTION
V
dd
= 1.8V ±0.1V, V
ddq
= 1.8V ±0.1V
JEDEC standard 1.8V I/O (SSTL_18-compatible)
Double data rate interface: two data transfers per
clock cycle
Differential data strobe (DQS,
DQS)
4-bit prefetch architecture
On chip DLL to align DQ and DQS transitions with
CK
4 internal banks for concurrent operation
Programmable CAS latency (CL) 3, 4, 5, 6 and 7 sup-
ported
Posted CAS and programmable additive latency (AL)
0, 1, 2, 3, 4, 5 and 6 supported
WRITE latency = READ latency - 1 tCK
Programmable burst lengths: 4 or 8
Adjustable data-output drive strength, full and re-
duced strength options
On-die termination (ODT)
DECEMBER 2017
ISSI's 256Mb DDR2 SDRAM uses a double-data-rate
architecture to achieve high-speed operation. The
double-data rate architecture is essentially a 4n-prefetch
architecture, with an interface designed to transfer two
data words per clock cycle at the I/O balls.
ADDRESS TABLE
Parameter
Configuration
Refresh Count
Row Addressing
Column
Addressing
Bank Addressing
Precharge
Addressing
16M x 16
4M x 16 x 4
banks
8K/64ms
8K (A0-A12)
512 (A0-A8)
BA0, BA1
A10
OPTIONS
Configuration:
16Mx16 (4Mx16x4 banks) IS43/46DR16160B
Package:
84-ball TW-BGA (8mm x 12.5mm)
Timing – Cycle time
2.5ns @CL=5 DDR2-800D
2.5ns @CL=6 DDR2-800E
3.0ns @CL=5 DDR2-667D
3.75ns @CL=4 DDR2-533C
5.0ns @CL=3 DDR2-400B
Temperature Range:
Commercial (0°C
Tc
85°C)
Industrial (-40°C
Tc
95°C; -40°C
T
a
85°C)
Automotive, A1 (-40°C
Tc
95°C; -40°C
T
a
85°C)
Automotive, A2 (-40°C
Tc; T
a
105°C)
Tc = Case Temp, T
a
= Ambient Temp
KEY TIMING PARAMETERS
Speed Grade
tRCD
tRP
tRC
tRAS
tCK @CL=3
tCK @CL=4
tCK @CL=5
tCK @CL=6
-25D
12.5
12.5
55
40
5
3.75
2.5
2.5
-3D
15
15
55
40
5
3.75
3
-37C
15
15
55
40
5
3.75
Copyright © 2017 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the lat-
est version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reason-
ably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications
unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com
Rev. B
12/11/2017
1
求大神帮忙看看
我明明添加的3D库是第一个,可是到了PCB文件就成了第二个那样了 ...
曹伟1993 PCB设计
开发板BSP升级
我的板子是友善的SBC2410,自带cec是PB4.2的 怎么把它升级成PB5.0...
wj54321 嵌入式系统
ACOL
有人有Altera SDK for OpenCL的license吗...
ylllll FPGA/CPLD
触摸技术讨论:如何捕获笔在触摸屏上的快速滑动动作,并提供一个消息给顶层窗口?
当笔在触摸屏上快速滑过时,应用程序想做一些翻页操作。 但现在想在这个动作发生时,有程序或者是系统能捕获这个动作, 并形成一个消息发送给顶层窗口! 请大家指点一下!...
wiln 嵌入式系统
帮我看看电路中哪里错了
AD620和555构成过流保护电路,Proteus仿真有问题,帮我看看哪里出错来,谢谢!18686...
qy08301 电源技术
testbench VS system verilog
编写testbench并使用modelsim进行仿真,与使用system verilog进行仿真有何不同,哪个更方便使用? 我看有些公司用system verilog,但有些有经验的老师却是用前者。...
innerpeace FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2847  1057  1300  352  2859  59  18  47  21  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved