电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3557S75BG

产品描述SRAM 4M X36 3.3V I/O SLOW ZBT
产品类别存储    存储   
文件大小301KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V3557S75BG在线购买

供应商 器件名称 价格 最低购买 库存  
71V3557S75BG - - 点击查看 点击购买

71V3557S75BG概述

SRAM 4M X36 3.3V I/O SLOW ZBT

71V3557S75BG规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PBGA
包装说明BGA, BGA119,7X17,50
针数119
制造商包装代码BG119
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
Samacsys DescriptionPBGA 14. X 22.0 MM X 1.27 MM PITCH
最长访问时间7.5 ns
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e0
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
端子数量119
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源3.3 V
认证状态Not Qualified
最大待机电流0.04 A
最小待机电流3.14 V
最大压摆率0.275 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED

文档预览

下载PDF文档
Features
128K x 36, 256K x 18,
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter,
Flow-Through Outputs
IDT71V3557S
IDT71V3559S
IDT71V3557SA
IDT71V3559SA
Description
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates
the need to control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V (±5%) I/O Supply (V
DDQ
)
Optional Boundary Scan JTAG Interface (IEEE 1149.1
complaint)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine
pitch ball grid array (fBGA)
The IDT71V3557/59 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMs organized as 128K x 36/256K x 18. They are
designed to eliminate dead bus cycles when turning the bus around
between reads and writes, or writes and reads. Thus they have been
given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be
it read or write.
The IDT71V3557/59 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3557/59
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three is not asserted
when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will
be completed. The data bus will tri-state one cycle after chip is de-
selected or a write is initiated.
The IDT71V3557/59 have an on-chip burst counter. In the burst
mode, the IDT71V3557/59 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V3557/59 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5282 tbl 01
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
1
©2009 Integrated Device Technology, Inc.
FEBRUARY 2009
DSC-5282/09
报名倒计时5天 | 年度 AIoT 开发者大会全日程!19场技术讲座干货满满!
516727 RT-Thread开发者大会即将重磅开启! 一场嵌入式设计者的年度盛会,一次与业界大咖的观点碰撞,大会聚焦最新最潮的嵌入式产业趋势、智能设备快速开发、物联生态、连接、RISC-V ......
dancerzj 嵌入式系统
vxworks6.6
有谁使用过了vxworks6.6及其开发workbench的,一起来分享啊。 我先自己说下自己的使用后的感受吧,vxworks6.6的系统启动代码和5.5区别还是很大,而对与新的平台的使用我用的也不是很爽,之中遇 ......
mingwah 实时操作系统RTOS
关于NTC在测温电路应用的一些疑问
本帖最后由 KK354 于 2017-9-13 20:51 编辑 电路图如下图的图片。NTC+,NTC-,接100K(25摄氏度)的NTC,CHARGE PIN接入单片机的i/o(单片机信号为MSP430F).想请教各位前辈,这块电路是如何工作的 ......
KK354 模拟电子
继电器驱动!
1、 集成电路2003电路原理图 左图1~7是信号输入(IN),10~16是输出信号(OUT),8和9是集成电路电源。右图是集成块内部原理图。   1.1 工作原理简介根据集成电路驱动器20 ......
设计狂人 工业自动化与控制
新手求教,哪位大神能给个12864和51单片机的连接图
protrl 99se能打开的 老师让用99se做的 ...
252359551 51单片机
红外发射与接收电路及程序
这是一个红外发射和接收的电路及程序,但是在实物上红外并不能实现效果,各位大神帮忙看看有什么问题 发射端程序: #include ...
namehcs 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2511  2042  1250  1924  2718  2  43  21  9  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved